最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CY7C1473V33-100AXC>規(guī)格書詳情

CY7C1473V33-100AXC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1473V33-100AXC
廠商型號

CY7C1473V33-100AXC

功能描述

72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL Architecture

文件大小

375.62 Kbytes

頁面數(shù)量

29

生產(chǎn)廠商

Cypress CypressSemiconductor

中文名稱

賽普拉斯 賽普拉斯半導(dǎo)體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-9-6 15:44:00

人工找貨

CY7C1473V33-100AXC價格和庫存,歡迎聯(lián)系客服免費人工找貨

CY7C1473V33-100AXC規(guī)格書詳情

Functional Description [1]

The CY7C1471V33, CY7C1473V33 and CY7C1475V33 are 3.3V, 2M x 36/4M x 18/1M x 72 synchronous flow through burst SRAMs designed specifically to support unlimited true back-to-back read or write operations without the insertion of wait states. The CY7C1471V33, CY7C1473V33 and CY7C1475V33 are equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive read or write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions.

特性 Features

? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles

? Supports up to 133 MHz bus operations with zero wait states

? Data is transferred on every clock

? Pin compatible and functionally equivalent to ZBT? devices

? Internally self timed output buffer control to eliminate the need to use OE

? Registered inputs for flow through operation

? Byte Write capability

? 3.3V/2.5V IO supply (VDDQ)

? Fast clock-to-output times

— 6.5 ns (for 133-MHz device)

? Clock Enable (CEN) pin to enable clock and suspend operation

? Synchronous self timed writes

? Asynchronous Output Enable (OE)

? CY7C1471V33, CY7C1473V33 available in

JEDEC-standard Pb-free 100-Pin TQFP, Pb-free and

non-Pb-free 165-Ball FBGA package. CY7C1475V33

available in Pb-free and non-Pb-free 209-Ball FBGA

package

? Three Chip Enables (CE1, CE2, CE3) for simple depth expansion

? Automatic power down feature available using ZZ mode or CE deselect

? IEEE 1149.1 JTAG Boundary Scan compatible

? Burst Capability — linear or interleaved burst order

? Low standby power

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
CYP
25+
CDIP18
3629
原裝優(yōu)勢!房間現(xiàn)貨!歡迎來電!
詢價
Cypress
22+
209FBGA (14x22)
9000
原廠渠道,現(xiàn)貨配單
詢價
CYPRESS
23+
DIP
9526
詢價
CYPRESS/賽普拉斯
2450+
DIP16
6540
只做原裝正品假一賠十為客戶做到零風(fēng)險!!
詢價
CYPRESS/賽普拉斯
22+
LCC
11190
原裝正品
詢價
CYPRESS
22+
CDIP
8000
原裝正品支持實單
詢價
ADI
23+
DIP
8000
只做原裝現(xiàn)貨
詢價
ADI
23+
DIP
7000
詢價
CY
24+
DIP18
1239
詢價
CY
21+
CDIP18
185
原裝現(xiàn)貨假一賠十
詢價