最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>CY7C1471V33-133BZXC>規(guī)格書詳情

CY7C1471V33-133BZXC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書

CY7C1471V33-133BZXC
廠商型號(hào)

CY7C1471V33-133BZXC

功能描述

72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL Architecture

文件大小

375.62 Kbytes

頁(yè)面數(shù)量

29 頁(yè)

生產(chǎn)廠商

Cypress CypressSemiconductor

中文名稱

賽普拉斯 賽普拉斯半導(dǎo)體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-9-9 23:01:00

人工找貨

CY7C1471V33-133BZXC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C1471V33-133BZXC規(guī)格書詳情

Functional Description [1]

The CY7C1471V33, CY7C1473V33 and CY7C1475V33 are 3.3V, 2M x 36/4M x 18/1M x 72 synchronous flow through burst SRAMs designed specifically to support unlimited true back-to-back read or write operations without the insertion of wait states. The CY7C1471V33, CY7C1473V33 and CY7C1475V33 are equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive read or write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions.

特性 Features

? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles

? Supports up to 133 MHz bus operations with zero wait states

? Data is transferred on every clock

? Pin compatible and functionally equivalent to ZBT? devices

? Internally self timed output buffer control to eliminate the need to use OE

? Registered inputs for flow through operation

? Byte Write capability

? 3.3V/2.5V IO supply (VDDQ)

? Fast clock-to-output times

— 6.5 ns (for 133-MHz device)

? Clock Enable (CEN) pin to enable clock and suspend operation

? Synchronous self timed writes

? Asynchronous Output Enable (OE)

? CY7C1471V33, CY7C1473V33 available in

JEDEC-standard Pb-free 100-Pin TQFP, Pb-free and

non-Pb-free 165-Ball FBGA package. CY7C1475V33

available in Pb-free and non-Pb-free 209-Ball FBGA

package

? Three Chip Enables (CE1, CE2, CE3) for simple depth expansion

? Automatic power down feature available using ZZ mode or CE deselect

? IEEE 1149.1 JTAG Boundary Scan compatible

? Burst Capability — linear or interleaved burst order

? Low standby power

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS/賽普拉斯
24+
NA/
20
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
CYPRESS(賽普拉斯)
24+
LQFP100
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
CYPRESS/賽普拉斯
25+
DIP
20
原裝正品,假一罰十!
詢價(jià)
CYPRESS
10+/15+
TQFP100
34
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
CY
24+/25+
107
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu)
詢價(jià)
CYPRESS
2138+
原廠標(biāo)準(zhǔn)封裝
8960
代理CYPRESS全系列芯片,原裝現(xiàn)貨
詢價(jià)
CYPRESS
23+
N/A
9526
詢價(jià)
CY
23+
DIP18
44197
公司原裝現(xiàn)貨!主營(yíng)品牌!可含稅歡迎查詢
詢價(jià)
CYPRESS
22+
DIP28
8000
原裝正品支持實(shí)單
詢價(jià)
CYPRESS/賽普拉斯
QQ咨詢
DIP
82
全新原裝 研究所指定供貨商
詢價(jià)