首頁(yè)>CY7C1371D-133BZC>規(guī)格書(shū)詳情
CY7C1371D-133BZC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
CY7C1371D-133BZC |
功能描述 | 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture |
文件大小 |
447.72 Kbytes |
頁(yè)面數(shù)量 |
30 頁(yè) |
生產(chǎn)廠商 | CYPRESS CypressSemiconductor |
中文名稱(chēng) | 賽普拉斯 賽普拉斯半導(dǎo)體公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-6 20:10:00 |
人工找貨 | CY7C1371D-133BZC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多- CY7C1371D-100BZC
- CY7C1371D-133BGXC
- CY7C1371D-133BGXI
- CY7C1371D-100BZXI
- CY7C1371D-133BGC
- CY7C1371D-100BZI
- CY7C1371D-100BZXC
- CY7C1371D-100BGXI
- CY7C1371D-133AXC
- CY7C1371D-133AXI
- CY7C1371D-133BGI
- CY7C1371D-133BGXI
- CY7C1371D-100BZXI
- CY7C1371D-100BZC
- CY7C1371D-133BGXC
- CY7C1371D-100BGXC
- CY7C1371D-100BZXC
- CY7C1371D-100BZI
CY7C1371D-133BZC規(guī)格書(shū)詳情
Functional Description[1]
The CY7C1371D/CY7C1373D is a 3.3V, 512K x 36/1 Mbit x 18 Synchronous Flow-through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1371D/ CY7C1373D is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.
特性 Features
? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles
? Can support up to 133-MHz bus operations with zero wait states
— Data is transferred on every clock
? Pin-compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Registered inputs for flow-through operation
? Byte Write capability
? 3.3V/2.5V I/O power supply
? Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
— 8.5 ns (for 100-MHz device)
? Clock Enable (CEN) pin to enable clock and suspend operation
? Synchronous self-timed writes
? Asynchronous Output Enable
? Offered in JEDEC-standard lead-free 100 TQFP, 119-ball BGA and 165-ball fBGA packages
? Three chip enables for simple depth expansion
? Automatic Power-down feature available using ZZ mode or CE deselect
? JTAG boundary scan for BGA and fBGA packages
? Burst Capability—linear or interleaved burst order
? Low standby power
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
20+ |
SMD |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
Cypress(賽普拉斯) |
24+ |
NA/ |
8735 |
原廠直銷(xiāo),現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢價(jià) | ||
Cypress |
25+ |
電聯(lián)咨詢 |
7800 |
公司現(xiàn)貨,提供拆樣技術(shù)支持 |
詢價(jià) | ||
最新 |
2000 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||||
Cypress Semiconductor Corp |
25+ |
100-LQFP |
9350 |
獨(dú)立分銷(xiāo)商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢價(jià) | ||
Cypress |
23+ |
100-TQFP(14x20) |
9550 |
專(zhuān)業(yè)分銷(xiāo)產(chǎn)品!原裝正品!價(jià)格優(yōu)勢(shì)! |
詢價(jià) | ||
Cypress |
22+ |
100TQFP (14x20) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
23+ |
BGA |
6000 |
專(zhuān)業(yè)配單保證原裝正品假一罰十 |
詢價(jià) | ||
CYPRESS(賽普拉斯) |
24+ |
LQFP100 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) |