- IC/元器件
- PDF資料
- 商情資訊
- 絲印反查
首頁>CY7C1356A-200BGCI>規(guī)格書詳情
CY7C1356A-200BGCI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
CY7C1356A-200BGCI |
功能描述 | 256K x 36/512K x 18 Pipelined SRAM with NoBL Architecture |
文件大小 |
546.79 Kbytes |
頁面數(shù)量 |
31 頁 |
生產(chǎn)廠商 | CYPRESS CypressSemiconductor |
中文名稱 | 賽普拉斯 賽普拉斯半導(dǎo)體公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-8-8 22:58:00 |
人工找貨 | CY7C1356A-200BGCI價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- CY7C1356A-166BGCI
- CY7C1356A-100ACI
- CY7C1356A-133BGCI
- CY7C1356A
- CY7C1356A-166ACI
- CY7C1355C-133BZI
- CY7C1355C-133BZC
- CY7C1356A-200ACI
- CY7C1356A-133ACI
- CY7C1356A-100BGCI
- CY7C1355C-133BZXI
- CY7C1356A-100AC
- CY7C1355C-133BZXI
- CY7C1355C-133BGXI
- CY7C1355C-133BZI
- CY7C1355C-133BGXC
- CY7C1355C-133BZC
- CY7C1356A-166AC
CY7C1356A-200BGCI規(guī)格書詳情
Functional Description
The CY7C1354A and CY7C1356A SRAMs are designed to eliminate dead cycles when transitioning from Read to Write or vice versa. These SRAMs are optimized for 100 bus utilization and achieve Zero Bus Latency? (ZBL?)/No Bus Latency? (NoBL?). They integrate 262,144 × 36 and 524,288 × 18 SRAM cells, respectively, with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. These employ high-speed, low-power CMOS designs using advanced triple-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high-valued resistors.
特性 Features
? Zero Bus Latency?, no dead cycles between Write and Read cycles
? Fast clock speed: 200, 166, 133, 100 MHz
? Fast access time: 3.2, 3.6, 4.2, 5.0 ns
? Internally synchronized registered outputs eliminate the need to control OE
? Single 3.3V –5 and +5 power supply VCC
? Separate VCCQ for 3.3V or 2.5V I/O
? Single WEN (Read/Write) control pin
? Positive clock-edge triggered, address, data, and control signal registers for fully pipelined applications
? Interleaved or linear four-word burst capability
? Individual byte Write (BWa–BWd) control (may be tied LOW)
? CEN pin to enable clock and suspend operations
? Three chip enables for simple depth expansion
? Automatic power-down feature available using ZZ mode or CE select
? JTAG boundary scan
? Low-profile 119-bump, 14-mm × 22-mm BGA (Ball Grid Array), and 100-pin TQFP packages
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
2016+ |
TQFP1414 |
8880 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
CYPRES |
25+ |
QFP |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價(jià) | ||
CYPRESS |
2016+ |
TQFP |
6523 |
只做原裝正品現(xiàn)貨!或訂貨! |
詢價(jià) | ||
CYPRESS |
25+ |
QFP |
2309 |
品牌專業(yè)分銷商,可以零售 |
詢價(jià) | ||
CYPRESS |
23+ |
QFP |
8000 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
20+ |
TQFP |
500 |
樣品可出,優(yōu)勢庫存歡迎實(shí)單 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
23+ |
QFP |
10000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價(jià)格優(yōu)勢、品種 |
詢價(jià) | ||
CYRESS |
24+ |
TQFP |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價(jià) | ||
CYRESS? |
23+ |
TQFP |
3600 |
絕對全新原裝!現(xiàn)貨!特價(jià)!請放心訂購! |
詢價(jià) | ||
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢價(jià) |