首頁>CY7C1350G-133BGI>規(guī)格書詳情
CY7C1350G-133BGI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多CY7C1350G-133BGI規(guī)格書詳情
Functional Description[1]
The CY7C1350G is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350G is equipped with the advanced No Bus Latency? (NoBL?) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.
特性 Features
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Byte Write capability
? 128K x 36 common I/O architecture
? 3.3V power supply (VDD)
? 2.5V/3.3V I/O power supply (VDDQ)
? Fast clock-to-output times — 2.6 ns (for 250-MHz device)
? Clock Enable (CEN) pin to suspend operation
? Synchronous self-timed writes
? Asynchronous output enable (OE)
? Available in lead-free 100-Pin TQFP package, lead-free and non-lead-free 119-Ball BGA package
? Burst Capability—linear or interleaved burst order
? “ZZ” Sleep mode option
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS |
2138+ |
原廠標準封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢價 | ||
CYPRESS |
24+ |
TQFP100 |
2650 |
原裝優(yōu)勢!絕對公司現(xiàn)貨 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
TQFP100 |
3000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價 | ||
24+ |
N/A |
56000 |
一級代理-主營優(yōu)勢-實惠價格-不悔選擇 |
詢價 | |||
Cypress Semiconductor Corp |
23+ |
119-PBGA14x22 |
7300 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
TQFP100 |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
CYPRESS/賽普拉斯 |
TQFP100 |
125000 |
一級代理原裝正品,價格優(yōu)勢,長期供應(yīng)! |
詢價 | |||
CYPRESS |
2023+ |
TQFP |
5800 |
進口原裝,現(xiàn)貨熱賣 |
詢價 | ||
CYPRESS |
24+ |
TQFP100 |
52 |
詢價 | |||
LINFINTY |
24+ |
SOP |
6618 |
公司現(xiàn)貨庫存,支持實單 |
詢價 |