首頁>CY7C1339G-133BGXC>規(guī)格書詳情
CY7C1339G-133BGXC中文資料賽普拉斯數據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多CY7C1339G-133BGXC規(guī)格書詳情
Functional Description[1]
The CY7C1339G SRAM integrates 128K x 32 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE1), depth-expansion Chip Enables (CE2 and CE3), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BW[A:D], and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.
特性 Features
? Registered inputs and outputs for pipelined operation
? 128K × 32 common I/O architecture
? 3.3V core power supply (VDD)
? 2.5V/3.3V I/O power supply (VDDQ)
? Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
? Provide high-performance 3-1-1-1 access rate
? User-selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences
? Separate processor and controller address strobes
? Synchronous self-timed writes
? Asynchronous output enable
? Available in lead-free 100-Pin TQFP package, lead-free and non-lead-free 119-Ball BGA package
? “ZZ” Sleep Mode Option
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Cypress(賽普拉斯) |
23+ |
NA |
20094 |
正納10年以上分銷經驗原裝進口正品做服務做口碑有支持 |
詢價 | ||
Cypress |
23+ |
22500 |
詢價 | ||||
CY |
24+ |
原廠封裝 |
65250 |
支持樣品,原裝現貨,提供技術支持! |
詢價 | ||
Cypress |
22+ |
100TQFP |
9000 |
原廠渠道,現貨配單 |
詢價 | ||
cypress |
2138+ |
原廠標準封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現貨 |
詢價 | ||
Cypress |
2016+ |
BGA |
6528 |
只做進口原裝現貨!或訂貨,假一賠十! |
詢價 | ||
Cypress |
22+ |
NA |
133 |
加我QQ或微信咨詢更多詳細信息, |
詢價 | ||
Cypress Semiconductor Corp |
24+ |
100-TQFP(14x14) |
56200 |
一級代理/放心采購 |
詢價 | ||
CYPRESS/賽普拉斯 |
25+ |
NA |
8880 |
原裝認準芯澤盛世! |
詢價 | ||
CYPRESS/賽普拉斯 |
2020+ |
QFP |
1100 |
原裝現貨,優(yōu)勢渠道訂貨假一賠十 |
詢價 |