首頁>CY7C1334H-166AXI>規(guī)格書詳情
CY7C1334H-166AXI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
CY7C1334H-166AXI規(guī)格書詳情
Functional Description[1]
The CY7C1334H is a 3.3V/2.5V, 64K x 32 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1334H is equipped with the advanced No Bus Latency? (NoBL?) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.
特性 Features
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Byte Write capability
? 64K x 32 common I/O architecture
? 3.3V core power supply
? 3.3V/2.5V I/O operation
? Fast clock-to-output times
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
? Clock Enable (CEN) pin to suspend operation
? Synchronous self-timed write
? Asynchronous output enable (OE)
? Offered in Lead-Free JEDEC-standard 100-pin TQFP package
? Burst Capability—linear or interleaved burst order
? “ZZ” Sleep mode option
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
24+ |
BGA |
6618 |
公司現(xiàn)貨庫存,支持實單 |
詢價 | ||
CYPRESS/賽普拉斯 |
24+ |
NA/ |
3285 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
CYPRESS(賽普拉斯) |
24+ |
LQFP100 |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
詢價 | ||
CYPRESS/賽普拉斯 |
25+ |
PLCC |
35 |
原裝正品,假一罰十! |
詢價 | ||
CYPRES |
25+ |
QFP |
4500 |
全新原裝、誠信經營、公司現(xiàn)貨銷售! |
詢價 | ||
CYPRESS |
21+ |
PLCC |
23 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
CYP |
24+ |
PLCC |
3600 |
絕對原裝!現(xiàn)貨熱賣! |
詢價 | ||
CYPRESS |
24+ |
PLCC |
3500 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
CYPRESS |
23+ |
QFP |
28000 |
原裝正品 |
詢價 | ||
CYPRESS |
23+ |
PLCC-68P |
9526 |
詢價 |