最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>CY7C1315BV18-250BZC>規(guī)格書(shū)詳情

CY7C1315BV18-250BZC集成電路(IC)的存儲(chǔ)器規(guī)格書(shū)PDF中文資料

CY7C1315BV18-250BZC
廠(chǎng)商型號(hào)

CY7C1315BV18-250BZC

參數(shù)屬性

CY7C1315BV18-250BZC 封裝/外殼為165-LBGA;包裝為卷帶(TR);類(lèi)別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA

功能描述

18-Mbit QDR-II SRAM 4-Word Burst Architecture

封裝外殼

165-LBGA

文件大小

259.029 Kbytes

頁(yè)面數(shù)量

23 頁(yè)

生產(chǎn)廠(chǎng)商

CYPRESS CypressSemiconductor

中文名稱(chēng)

賽普拉斯 賽普拉斯半導(dǎo)體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠(chǎng)下載

更新時(shí)間

2025-8-8 16:52:00

人工找貨

CY7C1315BV18-250BZC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C1315BV18-250BZC規(guī)格書(shū)詳情

Functional Description

The CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common I/O devices.

特性 Features

? Separate Independent Read and Write data ports

— Supports concurrent transactions

? 300-MHz clock for high bandwidth

? 4-Word Burst for reducing address bus frequency

? Double Data Rate (DDR) interfaces on both Read and Write ports (data transferred at 600 MHz) at 300 MHz

? Two input clocks (K and K) for precise DDR timing

— SRAM uses rising edges only

? Two input clocks for output data (C and C) to minimize clock-skew and flight-time mismatches

? Echo clocks (CQ and CQ) simplify data capture in high-speed systems

? Single multiplexed address input bus latches address inputs for both Read and Write ports

? Separate Port Selects for depth expansion

? Synchronous internally self-timed writes

? Available in x 8, x 9, x 18, and x 36 configurations

? Full data coherency providing most current data

? Core VDD = 1.8 (±0.1V); I/O VDDQ = 1.4V to VDD

? Available in 165-ball FBGA package (13 x 15 x 1.4 mm)

? Offered in both lead-free and non-lead free packages

? Variable drive HSTL output buffers

? JTAG 1149.1 compatible test access port

? Delay Lock Loop (DLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C1315BV18-250BZC

  • 制造商:

    Cypress Semiconductor Corp

  • 類(lèi)別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    卷帶(TR)

  • 存儲(chǔ)器類(lèi)型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II

  • 存儲(chǔ)容量:

    18Mb(512K x 36)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類(lèi)型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 18MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS/賽普拉斯
23+
BGA
10000
原廠(chǎng)授權(quán)一級(jí)代理,專(zhuān)業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種
詢(xún)價(jià)
CYPRESS
22+
BGA
8000
原裝正品支持實(shí)單
詢(xún)價(jià)
Cypress(賽普拉斯)
21+
FBGA-165
30000
只做原裝,質(zhì)量保證
詢(xún)價(jià)
CYPRESS/賽普拉斯
2020+
BGA
420
原裝現(xiàn)貨,優(yōu)勢(shì)渠道訂貨假一賠十
詢(xún)價(jià)
Cypress
23+
165-FBGA(13x15)
39257
專(zhuān)業(yè)分銷(xiāo)產(chǎn)品!原裝正品!價(jià)格優(yōu)勢(shì)!
詢(xún)價(jià)
CYPRESS
2138+
原廠(chǎng)標(biāo)準(zhǔn)封裝
8960
代理CYPRESS全系列芯片,原裝現(xiàn)貨
詢(xún)價(jià)
Cypress Semiconductor Corp
21+
48-VFBGA
5280
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng)
詢(xún)價(jià)
Cypress
25+
電聯(lián)咨詢(xún)
7800
公司現(xiàn)貨,提供拆樣技術(shù)支持
詢(xún)價(jià)
Cypress Semiconductor Corp
24+
165-FBGA(13x15)
56200
一級(jí)代理/放心采購(gòu)
詢(xún)價(jià)
CYPRESS
24+
BGA
30617
主打CYPRESS品牌價(jià)格絕對(duì)優(yōu)勢(shì)
詢(xún)價(jià)