首頁(yè)>CY7C1314V18>規(guī)格書(shū)詳情
CY7C1314V18中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
CY7C1314V18 |
功能描述 | Errata Document for CY7C1312V18 & CY7C1314V18 |
文件大小 |
47.58 Kbytes |
頁(yè)面數(shù)量 |
5 頁(yè) |
生產(chǎn)廠商 | CYPRESS CypressSemiconductor |
中文名稱(chēng) | 賽普拉斯 賽普拉斯半導(dǎo)體公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-8 22:58:00 |
人工找貨 | CY7C1314V18價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多- CY7C1314CV18-200BZC
- CY7C1314CV18-167BZC
- CY7C1314CV18-250BZXI
- CY7C1314CV18-200BZXI
- CY7C1314CV18-167BZXI
- CY7C1314CV18-167BZI
- CY7C1314CV18-250BZXC
- CY7C1314CV18-200BZXC
- CY7C1314CV18-250BZC
- CY7C1314CV18-167BZXC
- CY7C1314CV18-200BZI
- CY7C1314JV18-250BZXC
- CY7C1314JV18-250BZI
- CY7C1314JV18-250BZC
- CY7C1314JV18-250BZXI
- CY7C1314JV18
- CY7C1314KV18-300BZXC
- CY7C1314KV18-250BZXC
CY7C1314V18規(guī)格書(shū)詳情
Functional Description
The CY7C1310V18/CY7C1312V18/CY7C1314V18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDRTM-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write Port has dedicated Data Inputs to support Write operations.
特性 Features
? Separate Independent Read and Write Data Ports
— Supports concurrent transactions
? 167-MHz Clock for High Bandwidth
? Two-word Burst on all accesses
? Double Data Rate (DDR) interfaces on both Read & Write Ports (data transferred at 333 MHz) @ 167MHz
? Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
? Two output clocks (C and C) accounts for clock skew and flight time mismatches
? Echo clocks (CQ and CQ) simplify data capture in high speed systems
? Single multiplexed address input bus latches address inputs for both Read and Write ports
? Separate Port Selects for depth expansion
? Synchronous internally self-timed writes
? Available in x8, x18, and x36 configurations
? 1.8V core power supply with HSTL Inputs and Outputs
? 13x15 mm 1.0-mm pitch FBGA package, 165 ball (11x15 matrix)
? Variable drive HSTL output buffers
? Extended HSTL output voltage (1.4V–VDD)
? JTAG Interface
? On-chip Delay Lock Loop (DLL)
產(chǎn)品屬性
- 型號(hào):
CY7C1314V18
- 制造商:
Cypress Semiconductor
- 功能描述:
SRAM SYNC DUAL 1.8V 18MBIT 512KX36 0.4NS 165FBGA - Bulk
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
2016+ |
PLCC52 |
8880 |
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票! |
詢(xún)價(jià) | ||
CY |
PLCC52 |
94+ |
9 |
全新原裝進(jìn)口自己庫(kù)存優(yōu)勢(shì) |
詢(xún)價(jià) | ||
CYPRESS |
24+/25+ |
18 |
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu) |
詢(xún)價(jià) | |||
Cypress(賽普拉斯) |
23+ |
NA |
20094 |
正納10年以上分銷(xiāo)經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢(xún)價(jià) | ||
CYPRESS |
24+ |
PLCC |
2987 |
只售原裝自家現(xiàn)貨!誠(chéng)信經(jīng)營(yíng)!歡迎來(lái)電! |
詢(xún)價(jià) | ||
CYPRESS |
2015+ |
PLCC52 |
19889 |
一級(jí)代理原裝現(xiàn)貨,特價(jià)熱賣(mài)! |
詢(xún)價(jià) | ||
CYPRESS |
2016+ |
PLCC52 |
6523 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢(xún)價(jià) | ||
CYPRESS |
25+ |
PLCC |
2810 |
福安甌為您提供真芯庫(kù)存,真誠(chéng)服務(wù) |
詢(xún)價(jià) | ||
cyp |
2023+ |
原廠封裝 |
50000 |
原裝現(xiàn)貨 |
詢(xún)價(jià) | ||
24+ |
PLCC |
6980 |
原裝現(xiàn)貨,可開(kāi)13%稅票 |
詢(xún)價(jià) |