首頁>CY7C1311JV18-300BZC>規(guī)格書詳情
CY7C1311JV18-300BZC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- CY7C1311CV18-300BZI
- CY7C1311CV18-250BZC
- CY7C1311CV18-250BZI
- CY7C1311CV18-278BZI
- CY7C1311CV18-250BZXC
- CY7C1311CV18-300BZC
- CY7C1311CV18-278BZC
- CY7C1311CV18-278BZXI
- CY7C1311CV18-167BZXI
- CY7C1311CV18-300BZXC
- CY7C1311CV18-167BZXC
- CY7C1311CV18-300BZXI
- CY7C1311CV18-200BZI
- CY7C1311CV18-278BZXC
- CY7C1311CV18-250BZXI
- CY7C1311CV18-200BZXI
- CY7C1311JV18-250BZI
- CY7C1311CV18-200BZC
CY7C1311JV18-300BZC規(guī)格書詳情
Functional Description
The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.
特性 Features
■ Separate Independent Read and Write Data Ports
? Supports concurrent transactions
■ 300 MHz Clock for High Bandwidth
■ 4-word Burst for reducing Address Bus Frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz
■ Two Input Clocks (K and K) for Precise DDR Timing
? SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous Internally Self-timed Writes
■ QDR? II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled
■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode
■ Available in x8, x9, x18, and x36 configurations
■ Full Data Coherency, providing most current Data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Delay Lock Loop (DLL) for Accurate Data Placement
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS(賽普拉斯) |
24+ |
LBGA165 |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
詢價 | ||
Cypress |
25+ |
電聯(lián)咨詢 |
7800 |
公司現(xiàn)貨,提供拆樣技術支持 |
詢價 | ||
CYPRESSS |
1950+ |
BGA |
4856 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
原裝CYPRESS |
21+ |
BGA |
164 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
Cypress Semiconductor Corp |
25+ |
165-LBGA |
9350 |
獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證 |
詢價 | ||
Cypress |
23+ |
165-FBGA(13x15) |
71890 |
專業(yè)分銷產(chǎn)品!原裝正品!價格優(yōu)勢! |
詢價 | ||
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
BGA |
98900 |
原廠原裝正品現(xiàn)貨!! |
詢價 | ||
Infineon Technologies |
23+/24+ |
165-LBGA |
8600 |
只供原裝進口公司現(xiàn)貨+可訂貨 |
詢價 | ||
CYPRESS |
2020+ |
BGA |
120 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 |