最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>CY7C1311CV18>規(guī)格書(shū)詳情

CY7C1311CV18集成電路(IC)的存儲(chǔ)器規(guī)格書(shū)PDF中文資料

CY7C1311CV18
廠商型號(hào)

CY7C1311CV18

參數(shù)屬性

CY7C1311CV18 封裝/外殼為165-LBGA;包裝為卷帶(TR);類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA

功能描述

18-Mbit QDR??II SRAM 4-Word Burst Architecture

封裝外殼

165-LBGA

文件大小

695.1 Kbytes

頁(yè)面數(shù)量

31 頁(yè)

生產(chǎn)廠商

CYPRESS CypressSemiconductor

中文名稱

賽普拉斯 賽普拉斯半導(dǎo)體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-7 23:00:00

人工找貨

CY7C1311CV18價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C1311CV18規(guī)格書(shū)詳情

Functional Description

The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.

特性 Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 300 MHz clock for high bandwidth

■ 4-word burst for reducing address bus frequency

■ Double Data Rate (DDR) interfaces on both read and write ports

(data transferred at 600 MHz) at 300 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock

skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed

systems

■ Single multiplexed address input bus latches address inputs

for both read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR?-II operates with 1.5 cycle read latency when the Delay

Lock Loop (DLL) is enabled

■ Operates as a QDR-I device with 1 cycle read latency in DLL

off mode

■ Available in x 8, x 9, x 18, and x 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable drive HSTL output buffers

■ JTAG 1149.1 compatible test access port

■ Delay Lock Loop (DLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C1311CV18-250BZC

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    卷帶(TR)

  • 存儲(chǔ)器類型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II

  • 存儲(chǔ)容量:

    18Mb(2M x 8)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 18MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS(賽普拉斯)
24+
LBGA165
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
CYPRESS
2138+
原廠標(biāo)準(zhǔn)封裝
8960
代理CYPRESS全系列芯片,原裝現(xiàn)貨
詢價(jià)
原裝CYPRESS
21+
BGA
164
原裝現(xiàn)貨假一賠十
詢價(jià)
Cypress Semiconductor Corp
21+
256-LBGA
5280
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng)
詢價(jià)
Cypress
165-FBGA
6300
Cypress一級(jí)分銷,原裝原盒原包裝!
詢價(jià)
Cypress
25+
電聯(lián)咨詢
7800
公司現(xiàn)貨,提供拆樣技術(shù)支持
詢價(jià)
Infineon Technologies
23+/24+
165-LBGA
8600
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨
詢價(jià)
Cypress
22+
165FBGA (13x15)
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
INFINEON/英飛凌
23+
P-BGA-165
28611
為終端用戶提供優(yōu)質(zhì)元器件
詢價(jià)
原裝CYPRE
23+
BGA
8560
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣!
詢價(jià)