CY7C1214F中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- CY7C1176V18-333BZC
- CY7C1177V18-333BZC
- CY7C1176V18-300BZI
- CY7C1212H-100AXI
- CY7C1176V18-333BZXC
- CY7C1177V18-333BZXI
- CY7C1177V18-300BZXC
- CY7C1177V18
- CY7C1177V18-300BZC
- CY7C1177V18-300BZXI
- CY7C1176V18-333BZXI
- CY7C1177V18-333BZXC
- CY7C1176V18-333BZI
- CY7C1177V18-333BZI
- CY7C1177V18-300BZI
- CY7C1176V18-300BZXI
- CY7C1212F
- CY7C1212H-133AXI
CY7C1214F規(guī)格書詳情
Functional Description[1]
The CY7C1214F is a 32,768 x 32 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 7.5 ns (117-MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access.
特性 Features
? 32K X 32 common I/O
? 3.3V –5 and +10 core power supply (VDD)
? 3.3V I/O supply (VDDQ)
? Fast clock-to-output times
— 7.5 ns (117-MHz version)
— 8.5 ns (100-MHz version)
? Provide high-performance 2-1-1-1 access rate
? User-selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences
? Separate processor and controller address strobes
? Synchronous self-timed write
? Asynchronous output enable
? Supports 3.3V I/O level
? Offered in JEDEC-standard 100-pin TQFP package
? “ZZ” Sleep Mode option
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS |
23+ |
TSOP |
37127 |
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢 |
詢價 | ||
CYPRESS |
24+ |
QFP |
9 |
詢價 | |||
CYPRESS |
24+ |
QFP |
2789 |
原裝優(yōu)勢!絕對公司現(xiàn)貨! |
詢價 | ||
Cypress |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
CYPRESS/賽普拉斯 |
22+ |
QFP |
20000 |
原裝現(xiàn)貨,實單支持 |
詢價 | ||
CYPRESSSEMICONDUCTOR |
23+ |
NA |
136 |
專做原裝正品,假一罰百! |
詢價 | ||
CYPRESS |
20+ |
QFP |
500 |
樣品可出,優(yōu)勢庫存歡迎實單 |
詢價 | ||
CYPRESS/賽普拉斯 |
25+ |
QFP |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
22+ |
5000 |
詢價 | |||||
Cypress |
QFP |
7100 |
Cypress一級分銷,原裝原盒原包裝! |
詢價 |