首頁>CDCU2A877NMKT.A>規(guī)格書詳情
CDCU2A877NMKT.A中文資料德州儀器數據手冊PDF規(guī)格書
CDCU2A877NMKT.A規(guī)格書詳情
FEATURES
· 1.8-V/1.9-V Phase Lock Loop Clock Driver for
Double Data Rate ( DDR II ) Applications
· Spread Spectrum Clock Compatible
· Operating Frequency: 125 MHz to 410 MHz
· Application Frequency: 160 MHz to 410 MHz
· Low Jitter (Cycle-Cycle): ±40 ps
· Low Output Skew: 35 ps
· Stabilization Time <6 μs
· Distributes One Differential Clock Input to 10
Differential Outputs
· High-Drive Version of CDCUA877
· 52-Ball mBGA (MicroStar Junior? BGA,
0,65-mm pitch)
· External Feedback Pins ( FBIN, FBIN ) are
Used to Synchronize the Outputs to the Input
Clocks
· Meets or Exceeds CUA877/CUA878
Specification PLL Standard for
PC2-3200/4300/5300/6400
· Fail-Safe Inputs
DESCRIPTION
The CDCU2A877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock
input pair (CK, CK) to 10 differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock
outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks
(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the
clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in
frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions
as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.
When AVDD is grounded, the PLL is turned off and bypassed for test purposes.
When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection
circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low
power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being
logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the
PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within
the specified stabilization time.
The CDCU2A877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from
0°C to 70°C.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
8 |
BGA-52 |
985 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
22+ |
5000 |
詢價 | |||||
TI |
23+ |
NA |
20000 |
詢價 | |||
TI |
22+ |
52-BGA |
5000 |
全新原裝,力挺實單 |
詢價 | ||
TI/德州儀器 |
25+ |
BGA-52 |
880000 |
明嘉萊只做原裝正品現貨 |
詢價 | ||
TI/德州儀器 |
22+ |
BGA-52 |
12245 |
現貨,原廠原裝假一罰十! |
詢價 | ||
Texas Instruments(德州儀器) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 | ||
TI |
16+ |
JRBGA |
10000 |
原裝正品 |
詢價 | ||
TI |
25+ |
BGA-52 |
3000 |
全新原裝、誠信經營、公司現貨銷售! |
詢價 | ||
TI/德州儀器 |
23+ |
BGA-52 |
10000 |
原廠授權一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 |