最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CDCU2A877NMKR.A>規(guī)格書詳情

CDCU2A877NMKR.A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

CDCU2A877NMKR.A
廠商型號(hào)

CDCU2A877NMKR.A

功能描述

1.8-V PHASE LOCK LOOP CLOCK DRIVER

絲印標(biāo)識(shí)

CDCU2A877

封裝外殼

NFBGA

文件大小

603.06 Kbytes

頁面數(shù)量

18

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-7 18:12:00

人工找貨

CDCU2A877NMKR.A價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

CDCU2A877NMKR.A規(guī)格書詳情

FEATURES

· 1.8-V/1.9-V Phase Lock Loop Clock Driver for

Double Data Rate ( DDR II ) Applications

· Spread Spectrum Clock Compatible

· Operating Frequency: 125 MHz to 410 MHz

· Application Frequency: 160 MHz to 410 MHz

· Low Jitter (Cycle-Cycle): ±40 ps

· Low Output Skew: 35 ps

· Stabilization Time <6 μs

· Distributes One Differential Clock Input to 10

Differential Outputs

· High-Drive Version of CDCUA877

· 52-Ball mBGA (MicroStar Junior? BGA,

0,65-mm pitch)

· External Feedback Pins ( FBIN, FBIN ) are

Used to Synchronize the Outputs to the Input

Clocks

· Meets or Exceeds CUA877/CUA878

Specification PLL Standard for

PC2-3200/4300/5300/6400

· Fail-Safe Inputs

DESCRIPTION

The CDCU2A877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock

input pair (CK, CK) to 10 differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock

outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks

(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the

clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in

frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions

as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.

When AVDD is grounded, the PLL is turned off and bypassed for test purposes.

When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection

circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low

power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being

logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the

PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within

the specified stabilization time.

The CDCU2A877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from

0°C to 70°C.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
TI
8
BGA-52
985
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
22+
5000
詢價(jià)
TI
23+
NA
20000
詢價(jià)
TI
22+
52-NFBGA
5000
全新原裝,力挺實(shí)單
詢價(jià)
TI/德州儀器
22+
BGA-52
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價(jià)
Texas Instruments(德州儀器)
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價(jià)
TI
16+
JRBGA
10000
原裝正品
詢價(jià)
TI
25+
BGA-52
3000
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售!
詢價(jià)
Texas
25+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價(jià)
TI/德州儀器
24+
NFBGA52
42000
只做原裝進(jìn)口現(xiàn)貨
詢價(jià)