最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁 >CDC5801A>規(guī)格書列表

零件型號(hào)下載 訂購功能描述制造商 上傳企業(yè)LOGO

CDC5801A

具有可編程延遲和相位對(duì)齊的低抖動(dòng)時(shí)鐘倍頻器和分頻器; ? Low Jitter Clock Multiplier by x4, x6, x8. Input Frequency Range (19 MHz to 125 MHz). Supports Output Frequency From 150 MHz to 500 MHz\n? Fail-Safe Power Up Initialization\n? Low Jitter Clock Divider by /2, /3, /4. Input Frequency Range (50 MHz to 125 MHz). Supports Ranges of Output Frequency From 12.5 MHz to 62.5 MHz\n? 2.6 mUI Programmable Bidirectional Delay Steps\n? Typical 8-ps Phase Jitter (12 kHz to 20 MHz) at 500 MHz\n? Typical 2.1-ps RMS Period Jitter (Entire Frequency Band) at 500 MHz\n? One Single-Ended Input and One Differential Output Pair\n? Output Can Drive LVPECL, LVDS, and LVTTL\n? Three Power Operating Modes to Minimize Power\n? Low Power Consumption (Typical 200 mW at 500 MHz)\n? Packaged in a Shrink Small-Outline Package (DBQ)\n? No External Components Required for PLL\n? Spread Spectrum Clock Tracking Ability to Reduce EMI\n? Applications: Video Graphics, Gaming Products, Datacom, Telecom\n? Accepts LVCMOS, LVTTL Inputs for REFCLK Terminal\n? Accepts Other Single-Ended Signal Levels at REFCLK Terminal by Programming Proper VDDREF Voltage Level (For Example, HSTL 1.5 if VDDREF = 1.6 V)\n? Supports Industrial Temperature Range of -40°C to 85°C;

The CDC5801A device provides clock multiplication and division from a single-ended reference clock (REFCLK) to a differential output pair (CLKOUT/CLKOUTB). The multiply and divide terminals (MULT/DIV0:1) provide selection for frequency multiplication and division ratios, generating CLKOUT/CLOUTKB frequencies ranging from 12.5 MHz to 500 MHz with a clock input reference (REFCLK) ranging from 19 MHz to 125 MHz.\n\n The implemented phase aligner provides the possibility to phase align (zero delay) between CLKOUT/CLKOUTB and REFCLK or any other CLK in the system by feeding the clocks that need to be aligned to the DLYCTRL and the LEADLAG terminals.\n\n The phase aligner also allows the user to delay or advance the CLKOUT/CLKOUTB with steps of 2.6 mUI (unit interval). For every rising edge on the DLYCTRL terminal, the output clocks are delayed by 2.6-mUI step size as long as there is low on the LEADLAG terminal. Similarly, for every rising edge on the DLYCTRL terminal, the output clocks are advanced by 2.6-mUI step size as long as there is high on the LEADLAG terminal. The CDC5801A has a fail-safe power up initialization state-machine which supports proper operation under all power up conditions. As the phase between REFCLK and CLKOUT/CLKOUTB is random after power up, the application may implement a self calibration routine at power up to produce a certain phase start position, before programming a fixed delay with the clock on the DLYCTRL terminal.\n\n Depending on the selection of the mode terminals (P0:2), the device behaves as a multiplier (by 4, 6, or 8) with the phase aligner bypassed or as a multiplier or divider with programmable delay and phase aligner functionality. Through the select terminals (P0:2) user can also bypass the phase aligner and the PLL (test mode) and output the REFCLK directly on the CLKOUT/CLKOUTB terminals. Through P0:2 terminals the outputs could be in a high impedance state. This device has another unique capability to be able to function with a wide band of voltages on the REFCLK terminal by varying the voltage on the VDDREF terminal.\n\n The CDC5801A has a fail-safe power up initialization state-machine which supports proper operation under all power up conditions.\n\n The CDC5801A device is characterized for operation over free-air temperatures of ?40°C to 85°C.

TITexas Instruments

德州儀器美國德州儀器公司

CDC5801A

LOW JITTER CLOCK MULTIPLIER AND DIVIDER WITH PROGRAMMABLE AND PHASE ALIGNMENT

TITexas Instruments

德州儀器美國德州儀器公司

CDC5801A

LOW JITTER CLOCK MULTIPLIER AND DIVIDER WITH PROGRAMMABLE DELAY

TITexas Instruments

德州儀器美國德州儀器公司

CDC5801A

Low Jitter Clock Multiplier

TI1Texas Instruments

德州儀器美國德州儀器公司

CDC5801A_14

Low Jitter Clock Multiplier

TI1Texas Instruments

德州儀器美國德州儀器公司

CDC5801ADBQ

LOW JITTER CLOCK MULTIPLIER AND DIVIDER WITH PROGRAMMABLE DELAY

TITexas Instruments

德州儀器美國德州儀器公司

CDC5801ADBQG4

Low Jitter Clock Multiplier

TI1Texas Instruments

德州儀器美國德州儀器公司

CDC5801ADBQR

Low Jitter Clock Multiplier

TI1Texas Instruments

德州儀器美國德州儀器公司

CDC5801ADBQR

LOW JITTER CLOCK MULTIPLIER AND DIVIDER WITH PROGRAMMABLE DELAY

TITexas Instruments

德州儀器美國德州儀器公司

CDC5801ADBQRG4

Low Jitter Clock Multiplier

TI1Texas Instruments

德州儀器美國德州儀器公司

技術(shù)參數(shù)

  • Number of outputs:

    1

  • Output frequency (Max) (MHz):

    62.5

  • Core supply voltage (V):

    3.3

  • Output supply voltage (V):

    3.3

  • Input type:

    LVCMOS

  • Output type:

    LVDS

  • Operating temperature range (C):

    -40 to 85

  • Features:

    Spread-spectrum clocking (SSC)

  • Rating:

    Catalog

供應(yīng)商型號(hào)品牌批號(hào)封裝庫存備注價(jià)格
TI
24+
SSOP|24
70230
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價(jià)
TI德州儀器
22+
24000
原裝正品現(xiàn)貨,實(shí)單可談,量大價(jià)優(yōu)
詢價(jià)
TI
500
詢價(jià)
TI
24+
330
24-QSOP(SSOP)
詢價(jià)
TI
16+
SSOP
10000
原裝正品
詢價(jià)
TI
20+
QSOP
53650
TI原裝主營-可開原型號(hào)增稅票
詢價(jià)
Texas Instruments
24+
24-SSOP/QSOP
56200
一級(jí)代理/放心采購
詢價(jià)
TI(德州儀器)
2447
SSOP/QSOP-24
315000
一級(jí)代理專營品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長期排單到貨
詢價(jià)
TI
20+
SSOP-24
932
就找我吧!--邀您體驗(yàn)愉快問購元件!
詢價(jià)
TI/德州儀器
24+
QSOP-24
9600
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單!
詢價(jià)
更多CDC5801A供應(yīng)商 更新時(shí)間2025-7-30 15:14:00