最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>CDC516DGGG4>規(guī)格書(shū)詳情

CDC516DGGG4集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器規(guī)格書(shū)PDF中文資料

CDC516DGGG4
廠商型號(hào)

CDC516DGGG4

參數(shù)屬性

CDC516DGGG4 封裝/外殼為48-TFSOP(0.240",6.10mm 寬);包裝為卷帶(TR);類別為集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器;產(chǎn)品描述:IC PLL CLOCK DVR 3.3V 48-TSSOP

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER
IC PLL CLOCK DVR 3.3V 48-TSSOP

絲印標(biāo)識(shí)

CDC516

封裝外殼

TSSOP / 48-TFSOP(0.240",6.10mm 寬)

文件大小

569.86 Kbytes

頁(yè)面數(shù)量

18 頁(yè)

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

原廠下載下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-25 18:31:00

人工找貨

CDC516DGGG4價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

CDC516DGGG4規(guī)格書(shū)詳情

CDC516DGGG4屬于集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器。由美國(guó)德州儀器公司制造生產(chǎn)的CDC516DGGG4時(shí)鐘發(fā)生器,PLL,頻率合成器時(shí)鐘發(fā)生器、PLL 和頻率合成器集成電路 (IC) 可為邏輯器件提供參考信號(hào)的穩(wěn)定定時(shí)脈沖,這些器件包括計(jì)算機(jī)、微控制器、數(shù)據(jù)通信系統(tǒng)和圖形/視頻發(fā)生器。這些集成電路可能包括緩沖器、驅(qū)動(dòng)器、分頻器、倍頻器、多路復(fù)用器、合成器、扇出分配器和預(yù)分頻器。

Use CDCVF2510A as a Replacement for

this Device

Phase-Lock Loop Clock Distribution for

Synchronous DRAM Applications

Distributes One Clock Input to Four Banks

of Four Outputs

Separate Output Enable for Each Output

Bank

External Feedback Pin (FBIN) Is Used to

Synchronize the Outputs to the Clock Input

No External RC Network Required

Operates at 3.3-V VCC

Packaged in Plastic 48-Pin Thin Shrink

Small-Outline Package

description

The CDC516 is a high-performance, low-skew,

low-jitter, phase-lock loop clock driver. It uses a

phase-lock loop (PLL) to precisely align, in both

frequency and phase, the feedback output

(FBOUT) to the clock (CLK) input signal. It is

specifically designed for use with synchronous

DRAMs. The CDC516 operates at 3.3-V VCC and

is designed to drive up to five clock loads per

output.

Four banks of four outputs provide 16 low-skew,

low-jitter copies of the input clock. Output signal

duty cycles are adjusted to 50 percent,

independent of the duty cycle at the input clock.

Each bank of outputs can be enabled or disabled

separately via the 1G, 2G, 3G, and 4G control

inputs. When the G inputs are high, the outputs

switch in phase and frequency with CLK; when the

G inputs are low, the outputs are disabled to the

logic-low state.

Unlike many products containing PLLs, the CDC516 does not require external RC networks. The loop filter for

the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC516 requires a stabilization time to achieve phase lock of the

feedback signal to the reference signal. This stabilization time is required following power up and application

of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or

feedback signals. The PLL may be bypassed for test purposes by strapping AVCC to ground.

The CDC516 is characterized for operation from 0°C to 70°C.

產(chǎn)品屬性

更多
  • 產(chǎn)品編號(hào):

    CDC516DGGG4

  • 制造商:

    Texas Instruments

  • 類別:

    集成電路(IC) > 時(shí)鐘發(fā)生器,PLL,頻率合成器

  • 包裝:

    卷帶(TR)

  • 類型:

    PLL 時(shí)鐘驅(qū)動(dòng)器

  • PLL:

    帶旁路

  • 輸入:

    LVTTL

  • 輸出:

    LVTTL

  • 比率 - 輸入:

    1:16

  • 差分 - 輸入:

    無(wú)/無(wú)

  • 頻率 - 最大值:

    125MHz

  • 分頻器/倍頻器:

    無(wú)/無(wú)

  • 電壓 - 供電:

    3V ~ 3.6V

  • 工作溫度:

    0°C ~ 70°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    48-TFSOP(0.240",6.10mm 寬)

  • 供應(yīng)商器件封裝:

    48-TSSOP

  • 描述:

    IC PLL CLOCK DVR 3.3V 48-TSSOP

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI
24+/25+
1820
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu)
詢價(jià)
TI
2016+
TSSOP48
6523
只做進(jìn)口原裝現(xiàn)貨!假一賠十!
詢價(jià)
TI
2015+
SOP
19889
一級(jí)代理原裝現(xiàn)貨,特價(jià)熱賣!
詢價(jià)
TI
23+
TSSOP48
15000
一級(jí)代理原裝現(xiàn)貨
詢價(jià)
TexasInstruments
18+
ICPLLCLOCKDVR3.3V48-TSSO
6580
公司原裝現(xiàn)貨/歡迎來(lái)電咨詢!
詢價(jià)
Texas
25+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票!
詢價(jià)
TI
24+
4000
詢價(jià)
TI
TSSOP48
839
正品原裝--自家現(xiàn)貨-實(shí)單可談
詢價(jià)
TI
23+
N/A
560
原廠原裝
詢價(jià)
TI
16+
TSSOP
10000
原裝正品
詢價(jià)