首頁>CD74HCT40105M.A>規(guī)格書詳情
CD74HCT40105M.A中文資料德州儀器數據手冊PDF規(guī)格書
CD74HCT40105M.A規(guī)格書詳情
特性 Features
? Independent Asynchronous Inputs and Outputs
? Expandable in Either Direction
? Reset Capability
? Status Indicators on Inputs and Outputs
? Three-State Outputs
? Shift-Out Independent of Three-State Control
? Fanout (Over Temperature Range)
- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads
? Wide Operating Temperature Range . . . -55oC to 125oC
? Balanced Propagation Delay and Transition Times
? Significant Power Reduction Compared to LSTTL
Logic ICs
? HC Types
- 2V to 6V Operation
- High Noise Immunity: NIL = 30%, NIH = 30% of VCC
at VCC = 5V
? HCT Types
- 4.5V to 5.5V Operation
- Direct LSTTL Input Logic Compatibility,
VIL= 0.8V (Max), VIH = 2V (Min)
- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH
Applications
? Bit-Rate Smoothing
? CPU/Terminal Buffering
? Data Communications
? Peripheral Buffering
? Line Printer Input Buffers
? Auto-Dialers
? CRT Buffer Memories
? Radar Data Acquisition
描述 Description
The ’HC40105 and ’HCT40105 are high-speed silicon-gate
CMOS devices that are compatible, except for “shift-out”
circuitry, with the CD40105B. They are low-power first-in-out
(FIFO) “elastic” storage registers that can store 16 four-bit
words. The 40105 is capable of handling input and output
data at different shifting rates. This feature makes it
particularly useful as a buffer between asynchronous
systems.
Each work position in the register is clocked by a control flipflop,
which stores a marker bit. A “1” signifies that the position’s
data is filled and a “0” denotes a vacancy in that position.
The control flip-flop detects the state of the preceding
flip-flop and communicates its own status to the succeeding
flip-flop. When a control flip-flop is in the “0” state and sees a
“1” in the preceeding flip-flop, it generates a clock pulse that
transfers data from the preceding four data latches into its
own four data latches and resets the preceding flip-flop to
“0”. The first and last control flip-flops have buffered outputs.
Since all empty locations “bubble” automatically to the input
end, and all valid data ripple through to the output end, the
status of the first control flip-flop (DATA-IN READY) indicates
if the FIFO is full, and the status of the last flip-flop (DATAOUT
READY) indicates if the FIFO contains data. As the
earliest data are removed from the bottom of the data stack
(the output end), all data entered later will automatically
propagate (ripple) toward the output.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TexasInstruments |
18+ |
ICFIFOREGISTER4X1616SOIC |
6580 |
公司原裝現貨/歡迎來電咨詢! |
詢價 | ||
TI |
22+ |
DIP-16 |
1000 |
原裝現貨庫存.價格優(yōu)勢!! |
詢價 | ||
Texas Instruments |
2022+ |
16-SOIC |
38550 |
全新原裝 支持表配單 中國著名電子元器件獨立分銷 |
詢價 | ||
Texas Instruments |
23+ |
16-SOIC |
7300 |
專注配單,只做原裝進口現貨 |
詢價 | ||
Texas Instruments(德州儀器) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 | ||
Texas Instruments |
24+ |
16-SOIC |
53200 |
一級代理/放心采購 |
詢價 | ||
TI |
24+ |
SOP16 |
904 |
詢價 | |||
TI |
22+ |
16SOIC |
9000 |
原廠渠道,現貨配單 |
詢價 | ||
TI |
25+ |
SOP16 |
3200 |
全新原裝、誠信經營、公司現貨銷售! |
詢價 | ||
TI |
2025+ |
SOIC-16 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 |