零件型號 | 下載 訂購 | 功能描述 | 制造商 上傳企業(yè) | LOGO |
---|---|---|---|---|
CD74HCT10 | 具有 TTL 兼容型 CMOS 輸入的 3 通道、3 輸入、4.5V 至 5.5V 與非門; ? LSTTL input logic compatible \n? VIL(max) = 0.8 V, VIH(min) = 2 V\n \n? CMOS input logic compatible \n? II ≤ 1 μA at VOL, VOH \n \n? Buffered inputs\n? 4.5 V to 5.5 V operation\n? Wide operating temperature range: -55°C?to?+125°C\n? Supports fanout up to 10 LSTTL loads\n? Significant power reduction compared to LSTTL logic ICs; This device contains three independent 3-input NAND gates. Each gate performs the Boolean function Y?=? A?●?B?●?C in positive logic. | TITexas Instruments 德州儀器美國德州儀器公司 | TI | |
CD74HCT10 | High Speed CMOS Logic Triple 3-Input NAND Gate | TITexas Instruments 德州儀器美國德州儀器公司 | TI | |
CD74HCT10 | High-Speed CMOS Logic Triple 3-Input NAND Gate | TITexas Instruments 德州儀器美國德州儀器公司 | TI | |
CD74HCT10 | High-Speed CMOS Logic Triple 3-Input NAND Gate | TITexas Instruments 德州儀器美國德州儀器公司 | TI | |
CD74HCT10 | High-Speed CMOS Logic Triple 3-Input NAND Gate | TITexas Instruments 德州儀器美國德州儀器公司 | TI | |
CD74HCT10 | High-Speed CMOS Logic Triple 3-Input NAND Gate | TI1Texas Instruments 德州儀器美國德州儀器公司 | TI1 | |
Dual J-K Flip-Flop with Reset Negative-Edge Trigger Features ?HysteresisonClockInputsforImprovedNoiseImmunity andIncreasedInputRiseandFallTimes ?AsynchronousReset ?ComplementaryOutputs ?BufferedInputs ?TypicalfMAX=60MHzatVCC=5V,CL=15pF, TA=25oC ?Fanout(OverTemperatureRange) -StandardOutputs..... | TI2Texas Instruments 德州儀器美國德州儀器公司 | TI2 | ||
具有復(fù)位功能的高速 CMOS 邏輯雙路負(fù)邊沿觸發(fā)式 J-K 觸發(fā)器; ? Hysteresis on Clock Inputs for Improved Noise Immunity and Increased Input Rise and Fall Times\n? Asynchronous Reset\n? Complementary Outputs\n? Buffered Inputs\n? Typical fMAX = 60MHz at VCC = 5V, CL = 15pF, TA = 25°C\n? Fanout (Over Temperature Range) \n? Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads\n? Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads\n \n? Wide Operating Temperature Range . . . -55°C to 125°C\n? Balanced Propagation Delay and Transition Times\n? Significant Power Reduction Compared to LSTTL Logic ICs\n? HC Types \n? 2V to 6V Operation\n? High Noise Immunity: NIL = 30%, NIH = 30% of VCC at VCC = 5V\n \n? HCT Types \n? 4.5V to 5.5V Operation\n? Direct LSTTL Input Logic Compatibility, VIL = 0.8V (Max), VIH = 2V (Min)\n? CMOS Input Compatibility, Il 1μA at VOL, VOH; The ?HC107 and ?HCT107 utilize silicon gate CMOS technology to achieve operating speeds equivalent to LSTTL parts. They exhibit the low power consumption of standard CMOS integrated circuits, together with the ability to drive 10 LSTTL loads.\n\n These flip-flops have independent J, K, Reset and Clock inputs and Q and Q\\ outputs. They change state on the negative-going transition of the clock pulse. Reset is accomplished asynchronously by a low level input.\n\n This device is functionally identical to the HC/HCT73 but differs in terminal assignment and in some parametric limits.\n\n The HCT logic family is functionally as well as pin compatible with the standard LS family. | TITexas Instruments 德州儀器美國德州儀器公司 | TI | ||
絲?。?a target="_blank" title="Marking" href="/cd74hct107e/marking.html">CD74HCT107E;Package:PDIP;Dual J-K Flip-Flop with Reset Negative-Edge Trigger Features ?HysteresisonClockInputsforImprovedNoiseImmunity andIncreasedInputRiseandFallTimes ?AsynchronousReset ?ComplementaryOutputs ?BufferedInputs ?TypicalfMAX=60MHzatVCC=5V,CL=15pF, TA=25oC ?Fanout(OverTemperatureRange) -StandardOutputs..... | TI2Texas Instruments 德州儀器美國德州儀器公司 | TI2 | ||
絲?。?a target="_blank" title="Marking" href="/cd74hct107e/marking.html">CD74HCT107E;Package:PDIP;Dual J-K Flip-Flop with Reset Negative-Edge Trigger Features ?HysteresisonClockInputsforImprovedNoiseImmunity andIncreasedInputRiseandFallTimes ?AsynchronousReset ?ComplementaryOutputs ?BufferedInputs ?TypicalfMAX=60MHzatVCC=5V,CL=15pF, TA=25oC ?Fanout(OverTemperatureRange) -StandardOutputs..... | TI2Texas Instruments 德州儀器美國德州儀器公司 | TI2 |
技術(shù)參數(shù)
- Supply voltage (Min) (V):
4.5
- Supply voltage (Max) (V):
5.5
- Number of channels (#):
3
- Inputs per channel:
3
- IOL (Max) (mA):
4
- IOH (Max) (mA):
-4
- Input type:
TTL-Compatible CMOS
- Output type:
Push-Pull
- Features:
High speed (tpd 10- 50ns)
- Data rate (Max) (Mbps):
25
- Rating:
Catalog
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
PDIP|14 |
798400 |
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價 | ||
HARRIS/哈里斯 |
23+ |
SOP |
3000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價 | ||
TI德州儀器 |
22+ |
24000 |
原裝正品現(xiàn)貨,實(shí)單可談,量大價優(yōu) |
詢價 | |||
HAR |
2015+ |
SOP/DIP |
19889 |
一級代理原裝現(xiàn)貨,特價熱賣! |
詢價 | ||
TI |
2020+ |
SOP-14 |
2250 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | ||
TI |
SOP |
5000 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢價 | |||
HAR |
24+ |
DIP14 |
5650 |
公司原廠原裝現(xiàn)貨假一罰十!特價出售!強(qiáng)勢庫存! |
詢價 | ||
HARRIS |
23+ |
DIP-24 |
5000 |
原裝正品,假一罰十 |
詢價 | ||
HAR |
24+ |
DIP14 |
2200 |
絕對原裝!真實(shí)庫存! |
詢價 | ||
24+ |
DIP |
1188 |
詢價 |
相關(guān)規(guī)格書
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074
相關(guān)庫存
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
- TL074