- IC/元器件
- PDF資料
- 商情資訊
- 絲印反查
首頁>CD74ACT161E.A>規(guī)格書詳情
CD74ACT161E.A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
CD74ACT161E.A規(guī)格書詳情
Inputs Are TTL-Voltage Compatible
Internal Look-Ahead for Fast Counting
Carry Output for n-Bit Cascading
Synchronous Counting
Synchronously Programmable
SCR-Latchup-Resistant CMOS Process and
Circuit Design
Exceeds 2-kV ESD Protection per
MIL-STD-883, Method 3015
description/ordering information
The ’ACT161 devices are 4-bit binary counters. These synchronous, presettable counters feature an internal
carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having
all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed
by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output
counting spikes that normally are associated with synchronous (ripple-clock) counters. A buffered clock (CLK)
input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.
These devices are fully programmable; that is, they can be preset to any number between 0 and 9 or 15.
Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes
the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.
The clear function is asynchronous. A low level at the clear (CLR) input sets all four of the flip-flop outputs low,
regardless of the levels of the CLK, load (LOAD), or enable inputs.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without
additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO).
Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a
high-level pulse while the count is maximum (9 or 15, with QA high). This high-level overflow ripple-carry pulse
can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the
level of CLK.
The counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that
modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of
the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the
stable setup and hold times.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/TEXAS |
23+ |
16SOIC |
8931 |
詢價 | |||
TI |
25+ |
SOP-16 |
5000 |
原廠原裝,價格優(yōu)勢 |
詢價 | ||
TI |
24+ |
12640 |
詢價 | ||||
Texas Instruments |
23+ |
16-SOIC |
3800 |
原裝正品 正規(guī)報關(guān) 可開增值稅票 |
詢價 | ||
TI |
2025+ |
SOIC-16 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
Texas Instruments |
23+ |
16-SOIC |
7300 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價 | ||
TI |
23+ |
16-SOIC |
65600 |
詢價 | |||
TI |
23+ |
16SOIC |
5000 |
原裝正品,假一罰十 |
詢價 | ||
TI |
22+ |
16SOIC |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
TI(德州儀器) |
24+ |
SOP16 |
1504 |
原裝現(xiàn)貨,免費供樣,技術(shù)支持,原廠對接 |
詢價 |