最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè) >CD4076BMS>規(guī)格書列表

零件型號(hào)下載 訂購(gòu)功能描述制造商 上傳企業(yè)LOGO

CD4076BMS

CMOS 4 -Bit D-Type Registers

Description CD4076BMStypesarefour-bitregistersconsistingofD-typeflip-flopsthatfeaturethree-stateoutputs.DataDisableinputsareprovidedtocontroltheentryofdataintotheflip-flops.WhenbothDataDisableinputsarelow,dataattheDinputsareloadedintotheirrespectivefl

Intersil

Intersil Corporation

CD4076BMS

CMOS 4 -Bit D-Type Registers

Features ?HighVoltageType(20VRating) ?ThreeStateOutputs ?InputDisabledWithoutGatingtheClock ?GatedOutputControlLinesforEnablingorDisabling theOutputs ?StandardizedSymmetricalOutputCharacteristics ?100TestedforQuiescentCurrentat20V ?MaximumInputCurrento

RENESASRenesas Technology Corp

瑞薩瑞薩科技有限公司

CD4076BMS

CMOS 4 -Bit D-Type Register; ? High Voltage Type (20V Rating) \n? Three State Outputs \n? Input Disabled Without Gating the Clock \n? Gated Output Control Lines for Enabling or Disabling the Outputs \n? Standardized Symmetrical Output Characteristics \n? 100% Tested for Quiescent Current at 20V \n? Maximum Input Current of 1μA at 18V Over Full Package Temperature Range; 100nA at 18V and +25oC \n? Noise Margin (Over Full Package/Temperature Range) \n? 1V at VDD = 5V \n? 2V at VDD = 10V \n? 2.5V at VDD = 15V \n? 5V, 10V and 15V Parametric Ratings \n? Meets All Requirements of JEDEC Tentative Standard No. 13B, \"Standard Specifications for Description of 'B' Series CMOS Devices\"\n;

CD4076BMS types are four-bit registers consisting of D-type flip-flops that feature three-state outputs. Data Disable inputs are provided to control the entry of data into the flip-flops. When both Data Disable inputs are low, data at the D inputs are loaded into their respective flip-flops on the next positive transition of the clock input. Output Disable inputs are also provided. When the Output Disable inputs are both low, the normal logic states of the four outputs are available to the load. The outputs are disabled independently of the clock by a high logic level at either Output Disable input, and present a high impedance.\nThe CD4076BMS is supplied in these 16 lead outline packages:\nBraze Seal DIP H4T Frit Seal DIP H1E Ceramic Flatpack H6W

RenesasRenesas Technology Corp

瑞薩瑞薩科技有限公司

CD4076BMT

CMOS4-BITD-TYPEREGISTERS

TITexas Instruments

德州儀器美國(guó)德州儀器公司

CD4076BMT

CMOS4-BitD-typeRegisters

TI1Texas Instruments

德州儀器美國(guó)德州儀器公司

CD4076BMT

CMOS4-BitD-TypeRegisters

Features: ?Three-statsoutputs ?inputdisabledwithoutgatingtheclock ?Gatedoutputcontrollinesfor enablingordisablingtheoutputs ?Standardized,symmetricaloutput characteristics ?100%testedforquiescentcurrentat20V ?Maximuminputcurrentof1yAat18Vover full

TI2Texas Instruments

德州儀器美國(guó)德州儀器公司

CD4076BMT.A

CMOS4-BitD-TypeRegisters

Features: ?Three-statsoutputs ?inputdisabledwithoutgatingtheclock ?Gatedoutputcontrollinesfor enablingordisablingtheoutputs ?Standardized,symmetricaloutput characteristics ?100%testedforquiescentcurrentat20V ?Maximuminputcurrentof1yAat18Vover full

TI2Texas Instruments

德州儀器美國(guó)德州儀器公司

CD4076BNSR

CMOS4-BITD-TYPEREGISTERS

TITexas Instruments

德州儀器美國(guó)德州儀器公司

CD4076BPW

CMOS4-BITD-TYPEREGISTERS

TITexas Instruments

德州儀器美國(guó)德州儀器公司

CD4076BPW

CMOS4-BitD-typeRegisters

TI1Texas Instruments

德州儀器美國(guó)德州儀器公司

技術(shù)參數(shù)

  • Low Dose Rate (LDR) (krad (Si)):

    ELDRS free

  • DLA SMD:

    5962R9665601V9A

  • Qualification Level:

    QML Class V (space)

供應(yīng)商型號(hào)品牌批號(hào)封裝庫(kù)存備注價(jià)格
Texas Instruments
24+
16-SOIC(0.154
56300
詢價(jià)
TI/德州儀器
23+
16-SOIC
4057
原裝正品代理渠道價(jià)格優(yōu)勢(shì)
詢價(jià)
TI
20+
IC
1000
就找我吧!--邀您體驗(yàn)愉快問(wèn)購(gòu)元件!
詢價(jià)
Texas Instruments(德州儀器)
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂
詢價(jià)
TI
22+
16SOIC
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
TI/德州儀器
25+
SOIC16
8880
原裝認(rèn)準(zhǔn)芯澤盛世!
詢價(jià)
TI
23+
16SOIC
9000
原裝正品,支持實(shí)單
詢價(jià)
Texas Instruments
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷
詢價(jià)
TI/德州儀器
21+
SOIC16
9990
只有原裝
詢價(jià)
TI/德州儀器
23+
SOIC16
5000
TI原廠原裝全系列訂貨假一賠十
詢價(jià)
更多CD4076BMS供應(yīng)商 更新時(shí)間2025-7-28 15:44:00