最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁 >CD40105>規(guī)格書列表

零件型號(hào)下載 訂購功能描述制造商 上傳企業(yè)LOGO

CD40105

CMOS FIFO Register

Features ?4Bitsx16Words ?HighVoltageType(20VRating) ?IndependentAsynchronousInputsandOutputs ?3-StateOutputs ?ExpandableinEitherDirection ?StatusIndicatorsonInputandOutput ?ResetCapability ?StandardizedSymmetricalOutputCharacteristics ?1

Intersil

Intersil Corporation

CD40105

CMOS FIFO Register;

RenesasRenesas Technology Corp

瑞薩瑞薩科技有限公司

CD40105B

CMOS 4 位 x 16 字 FIFO 寄存器; ? Independent asynchronous inputs and outputs\n? 3-state outputs\n? Expandable in either direction\n? Status indicators on input and output\n? Reset capability\n? Standardized, symmetrical output characteristics\n? 100% tested for quiescent current at 20 V\n? 5-V, 10-V, and 15-V parametric ratings\n? Maximum input current of 1 uA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C\n? Noise margin (over full package-temperature range): 1V at VDD = 5V, 2V at VDD = 10 V, 2.5 V at VDD = 15 V\n? Meets all requirements of JEDEC Tentative Standard No. 13B, \"Standard Specifications for Description of 'B' Series CMOS Devices\"\n? Applications \n? Bit rate smoothing\n? CPU/terminal buffering\n? Data communications\n? Peripheral buffering\n? Line printer input buffers\n? Auto dialers\n? CRT buffer memories\n? Radar data acquisition;

CD40105B is a low-power first-in-first-out (FIFO) \"elastic\" storage register that can store 16 4-bit words. It is capable of handling input and output data at different shifting rates. This feature makes it particularly useful as a buffer between asynchronous systems. Each word position in the register is clocked by a control flip-flop, which stores a marker bit. A \"1\" signifies that the position's data is filed and a \"0\" denotes a vacancy in that positiion. The control flip-flop detects the state of the preceding flip-flop and communicates its own status to the succeeding flip-flop. When a control flip-flop is in the \"0\" state and sees a \"1\" in the preceding flip-flop, it generates a clock pulse that transfers data from the preceding four data latches into its own four data latches and resets the preceding flip-flop to \"0\". The first and last control flip-flops have buffered outputs. Since all empty locations \"bubble\" automatically to the input end, and all valid data ripple through to the output end, the status of the first control flip-flop (DATA-IN READY) indicates if the FIFO is full, and the status of the last flip-flop (DATA-OUT READY) indicates if the FIFO contains data. As the earliest data are removed from the bottom of the data stack (the output end), all data entered later will automatically propagate (ripple) toward the output. Loading Data - Data can be entered whenever the DATA-IN READY (DIR) flag is high, by a low to high transition on the SHIFT-IN (SI) input. This input must go low momentarily before the next word is accepted by the FIFO. The DIR flag will go low momentarily, until the data have been transferred to the second location. The flag will remian low when all 16-word locations are filled with valid data, and further pulses on the SI input will be ignored until DIR goes high. Unloading Data - As soon as the first work has rippled to the output, DATA-OUT READY (DOR) goes high, and data can be removed by a falling edge on the SO input. This falling edge causes the DOR signal to go low while the word on the output is dumped and the next word moves to the output. As long as valid data are available in the FIFO, the DOR signal will go high again signifying that the next word is ready at the output. When the FIFO is empty, DOR will remain low, and any further commands will be ignored until a \"1\" marker ripples down to the last control register, when DOR goes high. Unloading of data is inhibited while the 3-state control input is high. The 3-state control signal should not be shifted from high to low (data outputs turned on) while the SHIFT-OUT is a logic 0. This level change would cause the first word to be shifted out (unloaded) immediately and the data to be lost. Cascading - The CD40105B can be cascaded to form longer registers simply by connecting the DIR to SO and DOR to SI. In the cascaded mode, a MASTER RESET pulse must be applied after the supply voltage is turned on. For words wider than 4 bits, the DIR and the DOR outputs must be gated together with AND gates. Their outputs drive the SI and SO inputs in paralled, if expanding is done in both directions (see Figs. 3 and 15). 3-State Outputs - In order to facilitate data busing, 3-state outputs are provided on the data output lines, while the load condition of the register can be detected by the state of the DOR output. Master Reset - A high on the MASTER RESET (MR) sets all the contol logic marker bits to \"0\". DOR goes low and DIR goes high. The contents of the data register are not changed, only declared invalid, and will be superseded when the first word is loaded. The shift-in must be low during Master Reset. The CD40105B types are supplied in 16-lead hermetic dual-in-line ceramic packages (D and F suffixes), 16-lead dual-in-line plastic packages (E suffix), and in chip form (H suffix).\n\n \n\n \n\n \n\n \n\n \n\n

TITexas Instruments

德州儀器美國德州儀器公司

CD40105B

CMOS FIFO Register

Features: #Independentasynchronousinputsandoutputs ?3stateoutputs?Expandableinsitherdirection =Statusindicatorsoninputandoutput?Resetcapability ?Standardized,symmetricaloutputcharacteristics 100%testedforquiescentcurrentat20/ #5.V,10-V,and16-Vparametri

TI2Texas Instruments

德州儀器美國德州儀器公司

CD40105BE

絲?。?a target="_blank" title="Marking" href="/cd40105be/marking.html">CD40105BE;Package:PDIP;CMOS FIFO Register

Features: #Independentasynchronousinputsandoutputs ?3stateoutputs?Expandableinsitherdirection =Statusindicatorsoninputandoutput?Resetcapability ?Standardized,symmetricaloutputcharacteristics 100%testedforquiescentcurrentat20/ #5.V,10-V,and16-Vparametri

TI2Texas Instruments

德州儀器美國德州儀器公司

CD40105BE.A

絲?。?a target="_blank" title="Marking" href="/cd40105be/marking.html">CD40105BE;Package:PDIP;CMOS FIFO Register

Features: #Independentasynchronousinputsandoutputs ?3stateoutputs?Expandableinsitherdirection =Statusindicatorsoninputandoutput?Resetcapability ?Standardized,symmetricaloutputcharacteristics 100%testedforquiescentcurrentat20/ #5.V,10-V,and16-Vparametri

TI2Texas Instruments

德州儀器美國德州儀器公司

CD40105BF

絲?。?a target="_blank" title="Marking" href="/cd40105bf/marking.html">CD40105BF;Package:CDIP;CMOS FIFO Register

Features: #Independentasynchronousinputsandoutputs ?3stateoutputs?Expandableinsitherdirection =Statusindicatorsoninputandoutput?Resetcapability ?Standardized,symmetricaloutputcharacteristics 100%testedforquiescentcurrentat20/ #5.V,10-V,and16-Vparametri

TI2Texas Instruments

德州儀器美國德州儀器公司

CD40105BF.A

絲?。?a target="_blank" title="Marking" href="/cd40105bf/marking.html">CD40105BF;Package:CDIP;CMOS FIFO Register

Features: #Independentasynchronousinputsandoutputs ?3stateoutputs?Expandableinsitherdirection =Statusindicatorsoninputandoutput?Resetcapability ?Standardized,symmetricaloutputcharacteristics 100%testedforquiescentcurrentat20/ #5.V,10-V,and16-Vparametri

TI2Texas Instruments

德州儀器美國德州儀器公司

CD40105BF3A

絲?。?a target="_blank" title="Marking" href="/cd40105bf3a/marking.html">CD40105BF3A;Package:CDIP;CMOS FIFO Register

Features: #Independentasynchronousinputsandoutputs ?3stateoutputs?Expandableinsitherdirection =Statusindicatorsoninputandoutput?Resetcapability ?Standardized,symmetricaloutputcharacteristics 100%testedforquiescentcurrentat20/ #5.V,10-V,and16-Vparametri

TI2Texas Instruments

德州儀器美國德州儀器公司

CD40105BF3A.A

絲印:CD40105BF3A;Package:CDIP;CMOS FIFO Register

Features: #Independentasynchronousinputsandoutputs ?3stateoutputs?Expandableinsitherdirection =Statusindicatorsoninputandoutput?Resetcapability ?Standardized,symmetricaloutputcharacteristics 100%testedforquiescentcurrentat20/ #5.V,10-V,and16-Vparametri

TI2Texas Instruments

德州儀器美國德州儀器公司

技術(shù)參數(shù)

  • Rating:

    Catalog

供應(yīng)商型號(hào)品牌批號(hào)封裝庫存備注價(jià)格
A
24+
b
106
詢價(jià)
HAR
24+/25+
50
原裝正品現(xiàn)貨庫存價(jià)優(yōu)
詢價(jià)
N/A
24+
SMD
3200
絕對(duì)原裝自家現(xiàn)貨!真實(shí)庫存!歡迎來電!
詢價(jià)
TI
24+
全新原裝現(xiàn)貨特價(jià)南京蘇州
5650
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢庫存!
詢價(jià)
HAR
2015+
DIP
19889
一級(jí)代理原裝現(xiàn)貨,特價(jià)熱賣!
詢價(jià)
HARRIS
23+
TO220AB
5000
原裝正品,假一罰十
詢價(jià)
HAR
24+
DIP-16
5000
只做原裝公司現(xiàn)貨
詢價(jià)
TI
2020+
DIP16
4500
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可
詢價(jià)
HARRIS/RC
1725+
DIP16
3256
科恒偉業(yè)!只做原裝正品,假一賠十!
詢價(jià)
HARRIS
23+
NA
8021
專業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開發(fā)樣品
詢價(jià)
更多CD40105供應(yīng)商 更新時(shí)間2025-7-30 16:30:00