APA6001中文資料ACTEL數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
APA6001 |
功能描述 | ProASICPLUS? Flash Family FPGAs |
文件大小 |
363.7 Kbytes |
頁面數(shù)量 |
10 頁 |
生產(chǎn)廠商 | ACTEL Actel Corporation |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-22 18:10:00 |
人工找貨 | APA6001價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
APA6001規(guī)格書詳情
Device Family Overview
The ProASICPLUS family of devices, Actel’s second generation family of flash FPGAs, offers enhanced performance over Actel’s ProASIC family. It combines the advantages of ASICs with the benefits of programmable devices through nonvolatile flash technology.
Features and Benefits
High Capacity
Commercial and Industrial
? 75,000 to 1 Million System Gates
? 27 K to 198 Kbits of Two-Port SRAM
? 66 to 712 User I/Os
Military
? 300, 000 to 1 Million System Gates
? 72 K to 198 Kbits of Two Port SRAM
? 158 to 712 User I/Os
Reprogrammable Flash Technology
? 0.22 μm 4 LM Flash-Based CMOS Process
? Live At Power-Up (LAPU) Level 0 Support
? Single-Chip Solution
? No Configuration Device Required
? Retains Programmed Design during Power-Down/Up Cycles
? Mil/Aero Devices Operate over Full Military Temperature Range
Performance
? 3.3 V, 32-Bit PCI, up to 50 MHz (33 MHz over military temperature)
? Two Integrated PLLs
? External System Performance up to 150 MHz
Secure Programming
? The Industry’s Most Effective Security Key (FlashLock?)
Low Power
? Low Impedance Flash Switches
? Segmented Hierarchical Routing Structure
? Small, Efficient, Configurable (Combinatorial or Sequential) Logic Cells
High Performance Routing Hierarchy
? Ultra-Fast Local and Long-Line Network
? High-Speed Very Long-Line Network
? High-Performance, Low Skew, Splittable Global Network
? 100 Routability and Utilization
I/O
? Schmitt-Trigger Option on Every Input
? 2.5 V / 3.3 V Support with Individually-Selectable Voltage and Slew Rate
? Bidirectional Global I/Os
? Compliance with PCI Specification Revision 2.2
? Boundary-Scan Test IEEE Std. 1149.1 (JTAG) Compliant
? Pin-Compatible Packages across the ProASICPLUS Family
Unique Clock Conditioning Circuitry
? PLL with Flexible Phase, Multiply/Divide, and Delay Capabilities
? Internal and/or External Dynamic PLL Configuration
? Two LVPECL Differential Pairs for Clock or Data Inputs
Standard FPGA and ASIC Design Flow
? Flexibility with Choice of Industry-Standard Front-End Tools
? Efficient Design through Front-End Timing and Gate Optimization
ISP Support
? In-System Programming (ISP) via JTAG Port
SRAMs and FIFOs
? SmartGen Netlist Generation Ensures Optimal Usage of Embedded Memory Blocks
? 24 SRAM and FIFO Configurations with Synchronous and Asynchronous Operation up to 150 MHz (typical)
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ANPEC(茂達(dá)電子) |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢價 | ||
ANPEC/茂達(dá) |
24+ |
SOP-8 |
7850 |
只做原裝正品現(xiàn)貨或訂貨假一賠十! |
詢價 | ||
ANPEC/茂達(dá)電子 |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
ANPEC/茂達(dá)電子 |
2223+ |
SOP8 |
26800 |
只做原裝正品假一賠十為客戶做到零風(fēng)險 |
詢價 | ||
ANPEC/茂達(dá) |
21+ |
TSSOP28 |
36680 |
只做原裝,質(zhì)量保證 |
詢價 | ||
AMP |
24+ |
TSSOP |
25375 |
公司現(xiàn)貨庫存 支持實單 |
詢價 | ||
ANPEC/茂達(dá) |
25+ |
SOP8 |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
ANPEC/茂達(dá)電子 |
22+ |
TSSOP28 |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價 | ||
ANPEC/茂達(dá)電子 |
24+ |
TSSOP28 |
7671 |
原裝正品.優(yōu)勢專營 |
詢價 | ||
ANPEC/茂達(dá) |
24+ |
SOP8 |
54000 |
鄭重承諾只做原裝進(jìn)口現(xiàn)貨 |
詢價 |