最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>ADSP-21161NKCA-100>規(guī)格書(shū)詳情

ADSP-21161NKCA-100集成電路(IC)的DSP(數(shù)字信號(hào)處理器)規(guī)格書(shū)PDF中文資料

ADSP-21161NKCA-100
廠商型號(hào)

ADSP-21161NKCA-100

參數(shù)屬性

ADSP-21161NKCA-100 封裝/外殼為255-BGA,CSPBGA;包裝為管件;類別為集成電路(IC)的DSP(數(shù)字信號(hào)處理器);產(chǎn)品描述:IC DSP CONTROLLER 32BIT 225MBGA

功能描述

DSP Microcomputer
IC DSP CONTROLLER 32BIT 225MBGA

封裝外殼

255-BGA,CSPBGA

文件大小

1.01908 Mbytes

頁(yè)面數(shù)量

60 頁(yè)

生產(chǎn)廠商

AD

中文名稱

亞德諾

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

原廠下載下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-10 1:37:00

人工找貨

ADSP-21161NKCA-100價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

ADSP-21161NKCA-100規(guī)格書(shū)詳情

ADSP-21161NKCA-100屬于集成電路(IC)的DSP(數(shù)字信號(hào)處理器)。由亞德諾半導(dǎo)體技術(shù)有限公司制造生產(chǎn)的ADSP-21161NKCA-100DSP(數(shù)字信號(hào)處理器)數(shù)字信號(hào)處理器是類似于微處理器或微控制器的器件,但區(qū)別在于其內(nèi)部架構(gòu)經(jīng)修改,適用于對(duì)連續(xù)數(shù)據(jù)流連續(xù)執(zhí)行以乘法和加法運(yùn)算為主的算法,而不是以條件邏輯或大量并發(fā)進(jìn)程為主的算法。該器件通常用于諸如音頻或視頻信號(hào)處理等應(yīng)用。

GENERAL DESCRIPTION

The ADSP-21161N SHARC? DSP is a low cost derivative of the ADSP-21160 featuring Analog Devices Super Harvard Architecture. Easing portability, the ADSP-21161N is source code compatible with the ADSP-21160 and with first generation ADSP-2106x SHARC processors in SISD (Single-Instruction, Single-Data) mode. Like other SHARC DSPs, the ADSP- 21161N is a 32-bit processor that is optimized for high performance DSP applications. The ADSP-21161N includes a 100 MHz or 110 MHz core, a dual-ported on-chip SRAM, an integrated I/O processor with multiprocessing support, and multiple internal buses to eliminate I/O bottlenecks.

SUMMARY

High performance 32-Bit DSP—applications in audio, medical,

military, wireless communications, graphics, imaging,

motor-control, and telephony

Super Harvard Architecture—four independent buses for

dual data fetch, instruction fetch, and nonintrusive zero-overhead I/O

Code compatible with all other sharc family DSPs

Single-instruction multiple-data (SIMD) computational

architecture—two 32-bit IEEE floating-point computation units,

each with a multiplier, ALU, shifter, and register file

Serial ports offer I2S support via 8 programmable and

simultaneous receive or transmit pins, which support up to 16

transmit or 16 receive channels of audio

Integrated peripherals—integrated I/O processor, 1M bit

on-chip dual-ported SRAM, SDRAM controller, glueless

multiprocessing features, and I/O ports (serial, link, external

bus, SPI, and JTAG)

ADSP-21161N supports 32-bit fixed, 32-bit float, and 40-bit

floating-point formats

100 MHz/110 MHz core instruction rate

Single-cycle instruction execution, including SIMD

operations in both computational units

Up to 660 MFLOPs peak and 440 MFLOPs sustained

performance

225-ball 17 mm x 17 mm CSP_BGA package

產(chǎn)品屬性

更多
  • 產(chǎn)品編號(hào):

    ADSP-21161NKCA-100

  • 制造商:

    Analog Devices Inc.

  • 類別:

    集成電路(IC) > DSP(數(shù)字信號(hào)處理器)

  • 系列:

    SHARC?

  • 包裝:

    管件

  • 類型:

    浮點(diǎn)

  • 接口:

    主機(jī)接口,連接端口,串行端口

  • 時(shí)鐘速率:

    100MHz

  • 非易失性存儲(chǔ)器:

    外部

  • 片載 RAM:

    128kB

  • 電壓 - I/O:

    3.30V

  • 電壓 - 內(nèi)核:

    1.80V

  • 工作溫度:

    0°C ~ 85°C(TC)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    255-BGA,CSPBGA

  • 供應(yīng)商器件封裝:

    255-CSPBGA(17x17)

  • 描述:

    IC DSP CONTROLLER 32BIT 225MBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
ADI
20+
QFP
500
樣品可出,優(yōu)勢(shì)庫(kù)存歡迎實(shí)單
詢價(jià)
ADI/亞德諾
24+
NA/
60
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
AD
23+
BGA
20000
全新原裝假一賠十
詢價(jià)
ADI/亞德諾
22+
QFP
100000
代理渠道/只做原裝/可含稅
詢價(jià)
ADI/亞德諾
25+
BGA
54658
百分百原裝現(xiàn)貨 實(shí)單必成
詢價(jià)
ADI/亞德諾
20+
BGA
67500
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開(kāi)原型號(hào)增稅票
詢價(jià)
Analog Devices Inc.
23+
225-BGA
11200
主營(yíng):汽車電子,停產(chǎn)物料,軍工IC
詢價(jià)
ADI/亞德諾
24+
BGA
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
AD
03+
BGA
3560
全新原裝進(jìn)口自己庫(kù)存優(yōu)勢(shì)
詢價(jià)
AD
24+
BGA
1450
強(qiáng)勢(shì)庫(kù)存!絕對(duì)原裝公司現(xiàn)貨!
詢價(jià)