首頁>ADSP-21061KSZ-133>規(guī)格書詳情
ADSP-21061KSZ-133中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
ADSP-21061KSZ-133 |
功能描述 | Commercial Grade SHARC DSP Microcomputer |
文件大小 |
870.93 Kbytes |
頁面數(shù)量 |
52 頁 |
生產(chǎn)廠商 | AD |
中文名稱 | 亞德諾 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-24 20:00:00 |
人工找貨 | ADSP-21061KSZ-133價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- ADSP-21061KS-133
- ADSP-21061KS-200
- ADSP-21061KS-160
- ADSP-21060LKB-160
- ADSP-21060LKBZ-160
- ADSP-21060LKS-133
- ADSP-21060LKS-160
- ADSP-21060LKSZ-133
- ADSP-21060LKSZ-160
- ADSP-21060LKB-160
- ADSP-21060LKS-160
- ADSP-21060LKSZ-133
- ADSP-21060LKSZ-160
- ADSP-21061KS-133
- ADSP-21061KS-160
- ADSP-21061KS-200
- ADSP-21060LCW-160
- ADSP-21060LCW-160
ADSP-21061KSZ-133規(guī)格書詳情
GENERAL DESCRIPTION
The ADSP-21061 SHARC—Super Harvard Architecture Computer—is a signal processing microcomputer that offers new capabilities and levels of performance. The ADSP-21061 SHARC is a 32-bit processor optimized for high performance DSP applications. The ADSP-21061 builds on the ADSP-21000 DSP core to form a complete system-on-a-chip, adding a dualported on-chip SRAM and integrated I/O peripherals supported by a dedicated I/O bus.
SUMMARY
High performance signal processor for communications, graphics, and imaging applications
Super Harvard Architecture
Four independent buses for dual data fetch, instruction fetch, and nonintrusive I/O
32-bit IEEE floating-point computation units—multiplier, ALU, and shifter
Dual-ported on-chip SRAM and integrated I/O peripherals—a complete system-on-a-chip
Integrated multiprocessing features
KEY FEATURES—PROCESSOR CORE
50 MIPS, 20 ns instruction rate, single-cycle instruction execution
120 MFLOPS peak, 80 MFLOPS sustained performance
Dual data address generators with modulo and bit-reverse addressing
Efficient program sequencing with zero-overhead looping: single-cycle loop setup
IEEE JTAG Standard 1149.1 test access port and on-chip emulation
32-bit single-precision and 40-bit extended-precision IEEE floating-point data formats or 32-bit fixed-point data format
240-lead MQFP package, thermally enhanced MQFP, 225-ball plastic ball grid array (PBGA)
Lead (Pb) free packages. For more information, see Ordering Guide on Page 52.
產(chǎn)品屬性
- 型號(hào):
ADSP-21061KSZ-133
- 功能描述:
IC DSP CONTROLLER 32BIT 240MQFP
- RoHS:
是
- 類別:
集成電路(IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器)
- 系列:
SHARC®
- 標(biāo)準(zhǔn)包裝:
2
- 系列:
StarCore
- 類型:
SC140 內(nèi)核
- 接口:
DSI,以太網(wǎng),RS-232
- 時(shí)鐘速率:
400MHz
- 非易失內(nèi)存:
外部
- 芯片上RAM:
1.436MB 電壓 -
- 輸入/輸出:
3.30V 電壓 -
- 核心:
1.20V
- 工作溫度:
-40°C ~ 105°C
- 安裝類型:
表面貼裝
- 封裝/外殼:
431-BFBGA,F(xiàn)CBGA
- 供應(yīng)商設(shè)備封裝:
431-FCPBGA(20x20)
- 包裝:
托盤
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ADI/亞德諾 |
24+ |
NA/ |
3520 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
ADI(亞德諾)/LINEAR(凌特) |
20+ |
MQFP-240-EP(32x32) |
3000 |
詢價(jià) | |||
AD |
25+ |
QFP |
3000 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) | ||
ADI/亞德諾 |
22+ |
66900 |
原封裝 |
詢價(jià) | |||
主營(yíng)AD |
22+ |
QFP240 |
8200 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價(jià) | ||
AD |
23+ |
QFP |
7000 |
詢價(jià) | |||
ADI(亞德諾)/LINEAR |
2447 |
QFP-240 |
315000 |
24個(gè)/托盤一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng) |
詢價(jià) | ||
Analog Devices |
2022+ |
原廠原包裝 |
6800 |
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷 |
詢價(jià) | ||
Analog Devices Inc. |
23+ |
240-BFQFP |
11200 |
主營(yíng):汽車電子,停產(chǎn)物料,軍工IC |
詢價(jià) | ||
Analog Devices |
20+ |
QFP-240 |
15988 |
ADl全新DSP-可開原型號(hào)增稅票 |
詢價(jià) |