最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>ADS6445-EP>規(guī)格書(shū)詳情

ADS6445-EP數(shù)據(jù)手冊(cè)TI中文資料規(guī)格書(shū)

PDF無(wú)圖
廠商型號(hào)

ADS6445-EP

功能描述

四通道、14 位、125MSPS 模數(shù)轉(zhuǎn)換器 (ADC) - 增強(qiáng)型產(chǎn)品

制造商

TI Texas Instruments

中文名稱(chēng)

德州儀器 美國(guó)德州儀器公司

數(shù)據(jù)手冊(cè)

下載地址下載地址二

更新時(shí)間

2025-9-5 18:31:00

人工找貨

ADS6445-EP價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

ADS6445-EP規(guī)格書(shū)詳情

描述 Description

The ADS6445/ADS6444 is a high performance 14 bit 125/105 MSPS quad channel A-D converter. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes 3.5 dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1 dB steps up to 6 dB. The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1 Gbps easing receiver design. The ADS644X also includes the traditional 1-wire interface that can be used at lower sampling frequencies.An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 14 bit data from each channel. In addition to the serial data streams, the frame and bit clocks also are transmitted as LVDS outputs. The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye openings and improve signal integrity, easing capture by the receiver.The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary.The ADS644X has internal references, but also can support an external reference mode. The device is specified over –55°C to 125°C operating junction temperature range.

The ADS6445/ADS6444 is a high performance 14 bit 125/105 MSPS quad channel A-D converter. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes 3.5 dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1 dB steps up to 6 dB. The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1 Gbps easing receiver design. The ADS644X also includes the traditional 1-wire interface that can be used at lower sampling frequencies.An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 14 bit data from each channel. In addition to the serial data streams, the frame and bit clocks also are transmitted as LVDS outputs. The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye openings and improve signal integrity, easing capture by the receiver.The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary.The ADS644X has internal references, but also can support an external reference mode. The device is specified over –55°C to 125°C operating junction temperature range.

特性 Features

? Maximum Sample Rate: 125 MSPS
? 14-Bit Resolution with No Missing Codes
? Simultaneous Sample and Hold
? 3.5-dB Coarse Gain and up to 6-dB Programmable Fine Gain for SFDR/SNR Trade-Off
? Serialized LVDS Outputs with Programmable Internal Termination Option
? Supports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Amplitude Down to 400 mVPP
? Internal Reference with External Reference Support
? No External Decoupling Required for References
? 3.3-V Analog and Digital Supply
? 64-pin QFN Package (9 mm × 9 mm)
? Feature Compatible Dual Channel Family

技術(shù)參數(shù)

  • 制造商編號(hào)

    :ADS6445-EP

  • 生產(chǎn)廠家

    :TI

  • Resolution (Bits)

    :14

  • Number of input channels

    :4

  • Interface type

    :Serial LVDS

  • Analog input BW (MHz)

    :500

  • Features

    :High Performance

  • Rating

    :HiRel Enhanced Product

  • Input range (Vp-p)

    :2

  • Power consumption (Typ) (mW)

    :1680

  • Architecture

    :Pipeline

  • SNR (dB)

    :73.7

  • ENOB (Bits)

    :11.7

  • SFDR (dB)

    :87

  • Operating temperature range (C)

    :-55 to 125

  • Input buffer

    :No

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI33
23+
NA
3680
專(zhuān)業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開(kāi)發(fā)樣品
詢(xún)價(jià)
Texas
25+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票!
詢(xún)價(jià)
TI
24+
VQFN64
685
“芯達(dá)集團(tuán)”專(zhuān)營(yíng)軍工、宇航級(jí)IC原裝進(jìn)口現(xiàn)貨
詢(xún)價(jià)
TI(德州儀器)
2021+
VQFN-64(9x9)
499
詢(xún)價(jià)
TI/TEXAS
23+
原廠原裝
8931
詢(xún)價(jià)
TI/德州儀器
21+
QFN
2000
百域芯優(yōu)勢(shì) 實(shí)單必成 可開(kāi)13點(diǎn)增值稅發(fā)票
詢(xún)價(jià)
TI
23+
NA
10019
專(zhuān)做原裝正品,假一罰百!
詢(xún)價(jià)
TI
25+23+
23257
絕對(duì)原裝全新正品現(xiàn)貨/優(yōu)勢(shì)渠道商、原盤(pán)原包原盒
詢(xún)價(jià)
TI/德州儀器
23+
VQFN64
15000
全新原裝現(xiàn)貨,價(jià)格優(yōu)勢(shì)
詢(xún)價(jià)
TI
2018+
VQFN(64
6528
科恒偉業(yè)!承若只做進(jìn)口原裝正品假一賠十!1581728776
詢(xún)價(jià)