最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>ADS6444-EP>規(guī)格書詳情

ADS6444-EP數(shù)據(jù)手冊TI中文資料規(guī)格書

PDF無圖
廠商型號

ADS6444-EP

功能描述

四通道、14 位、105MSPS 模數(shù)轉(zhuǎn)換器 (ADC) - 增強型產(chǎn)品

制造商

TI Texas Instruments

中文名稱

德州儀器 美國德州儀器公司

數(shù)據(jù)手冊

下載地址下載地址二

更新時間

2025-9-5 17:24:00

人工找貨

ADS6444-EP價格和庫存,歡迎聯(lián)系客服免費人工找貨

ADS6444-EP規(guī)格書詳情

描述 Description

The ADS6445/ADS6444 is a high performance 14 bit 125/105 MSPS quad channel A-D converter. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes 3.5 dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1 dB steps up to 6 dB. The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1 Gbps easing receiver design. The ADS644X also includes the traditional 1-wire interface that can be used at lower sampling frequencies.An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 14 bit data from each channel. In addition to the serial data streams, the frame and bit clocks also are transmitted as LVDS outputs. The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye openings and improve signal integrity, easing capture by the receiver.The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary.The ADS644X has internal references, but also can support an external reference mode. The device is specified over –55°C to 125°C operating junction temperature range.

The ADS6445/ADS6444 is a high performance 14 bit 125/105 MSPS quad channel A-D converter. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes 3.5 dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1 dB steps up to 6 dB. The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1 Gbps easing receiver design. The ADS644X also includes the traditional 1-wire interface that can be used at lower sampling frequencies.An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 14 bit data from each channel. In addition to the serial data streams, the frame and bit clocks also are transmitted as LVDS outputs. The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye openings and improve signal integrity, easing capture by the receiver.The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary.The ADS644X has internal references, but also can support an external reference mode. The device is specified over –55°C to 125°C operating junction temperature range.

特性 Features

? Maximum Sample Rate: 125 MSPS
? 14-Bit Resolution with No Missing Codes
? Simultaneous Sample and Hold
? 3.5-dB Coarse Gain and up to 6-dB Programmable Fine Gain for SFDR/SNR Trade-Off
? Serialized LVDS Outputs with Programmable Internal Termination Option
? Supports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Amplitude Down to 400 mVPP
? Internal Reference with External Reference Support
? No External Decoupling Required for References
? 3.3-V Analog and Digital Supply
? 64-pin QFN Package (9 mm × 9 mm)
? Feature Compatible Dual Channel Family

技術(shù)參數(shù)

  • 制造商編號

    :ADS6444-EP

  • 生產(chǎn)廠家

    :TI

  • Resolution (Bits)

    :14

  • Number of input channels

    :4

  • Interface type

    :Serial LVDS

  • Analog input BW (MHz)

    :500

  • Features

    :High Performance

  • Rating

    :HiRel Enhanced Product

  • Input range (Vp-p)

    :2

  • Power consumption (Typ) (mW)

    :1350

  • Architecture

    :Pipeline

  • SNR (dB)

    :73.8

  • ENOB (Bits)

    :11.7

  • SFDR (dB)

    :91

  • Operating temperature range (C)

    :-55 to 125

  • Input buffer

    :No

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI/TEXAS
23+
原廠原裝
8931
詢價
TI
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價格優(yōu)勢.
詢價
TI
25+23+
23260
絕對原裝全新正品現(xiàn)貨/優(yōu)勢渠道商、原盤原包原盒
詢價
TI/德州儀器
23+
QFN
12500
全新原裝現(xiàn)貨,假一賠十
詢價
TI/德州儀器
25+
原廠封裝
10280
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源!
詢價
8363
24+
QFN
6980
原裝現(xiàn)貨,可開13%稅票
詢價
TI
24+
64-VQFN
7500
詢價
TI
25+
標(biāo)準(zhǔn)封裝
18000
原廠直接發(fā)貨進(jìn)口原裝
詢價
TI
2018+
VQFN(64
6528
科恒偉業(yè)!承若只做進(jìn)口原裝正品假一賠十!1581728776
詢價
TI
2025+
VQFN-64
16000
原裝優(yōu)勢絕對有貨
詢價