最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>ADS6442>規(guī)格書詳情

ADS6442數(shù)據(jù)手冊(cè)集成電路(IC)的模數(shù)轉(zhuǎn)換器(ADC)規(guī)格書PDF

PDF無(wú)圖
廠商型號(hào)

ADS6442

參數(shù)屬性

ADS6442 封裝/外殼為64-VFQFN 裸露焊盤;包裝為托盤;類別為集成電路(IC)的模數(shù)轉(zhuǎn)換器(ADC);產(chǎn)品描述:IC ADC 14BIT PIPELINED 64VQFN

功能描述

四通道、14 位、65MSPS 模數(shù)轉(zhuǎn)換器 (ADC)

封裝外殼

64-VFQFN 裸露焊盤

制造商

TI Texas Instruments

中文名稱

德州儀器 美國(guó)德州儀器公司

數(shù)據(jù)手冊(cè)

下載地址下載地址二

更新時(shí)間

2025-9-5 20:00:00

人工找貨

ADS6442價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

ADS6442規(guī)格書詳情

描述 Description

The ADS6445/ADS6444/ADS6443/ADS6442 (ADS644X) is a family of high performance 14-bit 125/105/80/65 MSPS quad channel A-D converters. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes 3.5dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1dB steps up to 6dB.The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1Gbps easing receiver design. The ADS644X also includes the traditional 1-wire interface that can be used at lower sampling frequencies. An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 14-bit data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye-openings and improve signal integrity, easing capture by the receiver. The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary. The ADS644X has internal references, but can also support an external reference mode. The device is specified over the industrial temperature range (–40°C to 85°C).

The ADS6445/ADS6444/ADS6443/ADS6442 (ADS644X) is a family of high performance 14-bit 125/105/80/65 MSPS quad channel A-D converters. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes 3.5dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1dB steps up to 6dB.The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1Gbps easing receiver design. The ADS644X also includes the traditional 1-wire interface that can be used at lower sampling frequencies. An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 14-bit data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye-openings and improve signal integrity, easing capture by the receiver. The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary. The ADS644X has internal references, but can also support an external reference mode. The device is specified over the industrial temperature range (–40°C to 85°C).

特性 Features

? Maximum Sample Rate: 125 MSPS
? 14-Bit Resolution with No Missing Codes
? Simultaneous Sample and Hold
? 3.5dB Coarse Gain and up to 6dB Programmable Fine Gain for SFDR/SNR Trade-Off
? Serialized LVDS Outputs with Programmable Internal Termination Option
? Supports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Amplitude down to 400 mVPP
? Internal Reference with External Reference Support
? No External Decoupling Required for References
? 3.3-V Analog and Digital Supply
? 64 QFN Package (9 mm × 9 mm)
? Pin Compatible 12-Bit Family (ADS642X - SLAS532A)
? Feature Compatible Dual Channel Family (ADS624X - SLAS542A, ADS644X - SLAS543A)
? APPLICATIONS
? Base-Station IF Receivers
? Diversity Receivers
? Medical Imaging
? Test Equipment

技術(shù)參數(shù)

  • 制造商編號(hào)

    :ADS6442

  • 生產(chǎn)廠家

    :TI

  • Resolution (Bits)

    :14

  • Number of input channels

    :4

  • Interface type

    :Serial LVDS

  • Analog input BW (MHz)

    :500

  • Features

    :High Performance

  • Rating

    :Catalog

  • Input range (Vp-p)

    :2

  • Power consumption (Typ) (mW)

    :1050

  • Architecture

    :Pipeline

  • SNR (dB)

    :74.5

  • ENOB (Bits)

    :12

  • SFDR (dB)

    :93

  • Operating temperature range (C)

    :-40 to 85

  • Input buffer

    :No

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI/德州儀器
24+
NA/
500
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價(jià)
TI
23+
NA
10021
專業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開發(fā)樣品
詢價(jià)
TI(德州儀器)
2024+
QFN-64-EP(9x9)
500000
誠(chéng)信服務(wù),絕對(duì)原裝原盤
詢價(jià)
TexasInstruments
24+
SMD
6800
100%原裝進(jìn)口現(xiàn)貨,歡迎來(lái)電咨詢
詢價(jià)
TI
21+
QFN
1346
只做原裝正品,不止網(wǎng)上數(shù)量,歡迎電話微信查詢!
詢價(jià)
TI/TEXAS
23+
原廠封裝
8931
詢價(jià)
TI
23+
NA
20000
詢價(jià)
TI
2024
VQFN|64
8230
16余年資質(zhì) 絕對(duì)原盒原盤代理渠道 更多數(shù)量
詢價(jià)
TI
23+
NA
953
專做原裝正品,假一罰百!
詢價(jià)
TI
25+23+
23258
絕對(duì)原裝全新正品現(xiàn)貨/優(yōu)勢(shì)渠道商、原盤原包原盒
詢價(jià)