最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>ADS6423>規(guī)格書詳情

ADS6423數(shù)據(jù)手冊集成電路(IC)的模數(shù)轉(zhuǎn)換器(ADC)規(guī)格書PDF

PDF無圖
廠商型號

ADS6423

參數(shù)屬性

ADS6423 封裝/外殼為64-VFQFN 裸露焊盤;包裝為托盤;類別為集成電路(IC)的模數(shù)轉(zhuǎn)換器(ADC);產(chǎn)品描述:IC ADC 12BIT PIPELINED 64VQFN

功能描述

四通道、12 位、80MSPS 模數(shù)轉(zhuǎn)換器 (ADC)

封裝外殼

64-VFQFN 裸露焊盤

制造商

TI Texas Instruments

中文名稱

德州儀器 美國德州儀器公司

數(shù)據(jù)手冊

下載地址下載地址二

更新時(shí)間

2025-9-5 18:00:00

人工找貨

ADS6423價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

ADS6423規(guī)格書詳情

描述 Description

The ADS6424/ADS6423/ADS6422 (ADS642X) is a family of high performance 12-bit 105/80/65 MSPS quad channel A-D converters. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes 3.5dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1dB steps up to 6dB.The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1Gbps easing receiver design. The ADS642X also includes the traditional 1-wire interface that can be used at lower sampling frequencies.An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 12-bit data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye-openings and improve signal integrity, easing capture by the receiver.The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary.ADS642X has internal references, but can also support an external reference mode. The device is specified over the industrial temperature range (–40°C to 85°C).

The ADS6424/ADS6423/ADS6422 (ADS642X) is a family of high performance 12-bit 105/80/65 MSPS quad channel A-D converters. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes 3.5dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1dB steps up to 6dB.The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1Gbps easing receiver design. The ADS642X also includes the traditional 1-wire interface that can be used at lower sampling frequencies.An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 12-bit data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye-openings and improve signal integrity, easing capture by the receiver.The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary.ADS642X has internal references, but can also support an external reference mode. The device is specified over the industrial temperature range (–40°C to 85°C).

特性 Features

? 12-Bit Resolution With No Missing Codes
? Simultaneous Sample and Hold
? 3.5dB Coarse Gain and upto 6dB Programmable Fine Gain for SFDR/SNR Trade-Off
? Serialized LVDS Outputs With Programmable Internal Termination Option
? Supports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Amplitude down to 400 mVPP
? Internal Reference With External Reference Support
? No External Decoupling Required for References
? 3.3-V Analog and Digital Supply
? 64 QFN Package (9 mm × 9 mm)
? Pin Compatible 14-Bit Family (ADS644X - SLAS531A)
? Feature Compatible Dual Channel Family (ADS624X - SLAS542A, ADS622X - SLAS543A)

技術(shù)參數(shù)

  • 制造商編號

    :ADS6423

  • 生產(chǎn)廠家

    :TI

  • Resolution (Bits)

    :12

  • Number of input channels

    :4

  • Interface type

    :Serial LVDS

  • Analog input BW (MHz)

    :500

  • Features

    :High Performance

  • Rating

    :Catalog

  • Input range (Vp-p)

    :2

  • Power consumption (Typ) (mW)

    :1180

  • Architecture

    :Pipeline

  • SNR (dB)

    :71.4

  • ENOB (Bits)

    :11.5

  • SFDR (dB)

    :91

  • Operating temperature range (C)

    :-40 to 85

  • Input buffer

    :No

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
Texas
25+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價(jià)
TI(德州儀器)
2021+
VQFN-64
499
詢價(jià)
TI/TEXAS
23+
原廠封裝
8931
詢價(jià)
TI-BB
21+
VQFN64
1
原裝現(xiàn)貨假一賠十
詢價(jià)
TI
24+
VQFN|64
8230
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價(jià)
TI/德州儀器
25+
原廠封裝
10280
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源!
詢價(jià)
24+
QFN-64
2
詢價(jià)
22+
5000
詢價(jià)
TI
2025+
VQFN64
4845
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價(jià)
TI
三年內(nèi)
1983
只做原裝正品
詢價(jià)