ADS41B49中文資料14 位、250MSPS 模數(shù)轉(zhuǎn)換器 (ADC)數(shù)據(jù)手冊(cè)TI規(guī)格書

廠商型號(hào) |
ADS41B49 |
參數(shù)屬性 | ADS41B49 封裝/外殼為48-VFQFN 裸露焊盤;包裝為托盤;類別為集成電路(IC)的模數(shù)轉(zhuǎn)換器(ADC);產(chǎn)品描述:IC ADC 14BIT PIPELINED 48VQFN |
功能描述 | 14 位、250MSPS 模數(shù)轉(zhuǎn)換器 (ADC) |
封裝外殼 | 48-VFQFN 裸露焊盤 |
制造商 | TI Texas Instruments |
中文名稱 | 德州儀器 美國(guó)德州儀器公司 |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-9-8 18:28:00 |
人工找貨 | ADS41B49價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
ADS41B49規(guī)格書詳情
描述 Description
The ADS41Bx9 are members of the ultralow-power ADS4xxx analog-to-digital converter (ADC) family, featuring integrated analog input buffers. These devices use innovative design techniques to achieve high dynamic performance, and consume extremely low power. The analog input pins have buffers, with benefits of constant performance and input impedance across a wide frequency range. The devices are well-suited for multi-carrier, wide bandwidth communications applications such as PA linearization. The ADS41Bx9 have features such as digital gain and offset correction. The gain option can be used to improve SFDR performance at lower full-scale input ranges, especially at high input frequencies. The integrated dc offset correction loop can be used to estimate and cancel the ADC offset. At lower sampling rates, the ADC automatically operates at scaled-down power with no loss in performance. The devices support both double data rate (DDR) low-voltage differential signaling (LVDS) and parallel CMOS digital output interfaces. The low data rate of the DDR LVDS interface (maximum 500 MBPS) makes using low-cost field-programmable gate array (FPGA)-based receivers possible. The devices have a low-swing LVDS mode that can be used to further reduce the power consumption. The strength of the LVDS output buffers can also be increased to support 50-Ω differential termination. The devices are available in a compact VQFN-48 package and are specified over the industrial temperature range (–40°C to +85°C).
特性 Features
? ADS41B49: 14-Bit, 250 MSPSADS41B29: 12-Bit, 250 MSPS
? Integrated High-ImpedanceAnalog Input Buffer:
? Input Capacitance: 2 pF
? 200-MHz Input Resistance: 3 kΩ
? Maximum Sample Rate: 250 MSPS
? Ultralow Power:
? 1.8-V Analog Power: 180 mW
? 3.3-V Buffer Power: 96 mW
? I/O Power: 135 mW (DDR LVDS)
? High Dynamic Performance:
? SNR: 69 dBFS at 170 MHz
? SFDR: 82.5 dBc at 170 MHz
? Output Interface:
? Double Data Rate (DDR) LVDS with Programmable Swing and Strength:
? Standard Swing: 350 mV
? Low Swing: 200 mV
? Default Strength: 100-Ω Termination
? 2x Strength: 50-Ω Termination
? 1.8-V Parallel CMOS Interface Also Supported
? Programmable Gain for SNR, SFDR Trade-Off
? DC Offset Correction
? Supports Low Input Clock Amplitude
? Package: VQFN-48 (7 mm × 7 mm)
技術(shù)參數(shù)
- 制造商編號(hào)
:ADS41B49
- 生產(chǎn)廠家
:TI
- Resolution (Bits)
:14
- Number of input channels
:1
- Interface type
:DDR LVDS
- Analog input BW (MHz)
:800
- Features
:High Performance
- Rating
:Catalog
- Input range (Vp-p)
:1.5
- Power consumption (Typ) (mW)
:350
- Architecture
:Pipeline
- SNR (dB)
:69.7
- ENOB (Bits)
:11.2
- SFDR (dB)
:89
- Operating temperature range (C)
:-40 to 85
- Input buffer
:Yes
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
1336+ |
QFN48 |
50 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
TI |
20+ |
VQFN48 |
53650 |
TI原裝主營(yíng)-可開(kāi)原型號(hào)增稅票 |
詢價(jià) | ||
TI |
21+ |
QFN |
1902 |
絕對(duì)公司現(xiàn)貨,不止網(wǎng)上數(shù)量!原裝正品,假一賠十! |
詢價(jià) | ||
TI/德州儀器 |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票! |
詢價(jià) | |||
TEXAS |
18+ |
QFN |
10564 |
全新原裝現(xiàn)貨,可出樣品,可開(kāi)增值稅發(fā)票 |
詢價(jià) | ||
TI/德州儀器 |
2023+ |
VQFN48 |
2500 |
原廠全新正品旗艦店優(yōu)勢(shì)現(xiàn)貨 |
詢價(jià) | ||
22+ |
5000 |
詢價(jià) | |||||
TI |
2020+ |
QFN48 |
145 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可 |
詢價(jià) | ||
TI/BB |
23 |
VQFN48P |
30000 |
代理全新原裝現(xiàn)貨 價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
TI/德州儀器 |
20+ |
48VQFN |
500 |
絕對(duì)全新原裝現(xiàn)貨,歡迎來(lái)電查詢 |
詢價(jià) |