首頁(yè)>ADF4382ABCCZ-RL7>規(guī)格書詳情
ADF4382ABCCZ-RL7中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
ADF4382ABCCZ-RL7 |
功能描述 | Microwave Wideband Synthesizer with Integrated VCO |
文件大小 |
3.917 Mbytes |
頁(yè)面數(shù)量 |
70 頁(yè) |
生產(chǎn)廠商 | Analog Devices |
企業(yè)簡(jiǎn)稱 |
AD【亞德諾】 |
中文名稱 | 亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-3 10:36:00 |
人工找貨 | ADF4382ABCCZ-RL7價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
ADF4382ABCCZ-RL7規(guī)格書詳情
GENERAL DESCRIPTION
The ADF4382A is a high performance, ultralow jitter, fractional-N
phased-locked loop (PLL) with an integrated voltage controlled
oscillator (VCO) ideally suited for local oscillator (LO) generation
for 5G applications or data converter clock applications. The high
performance PLL has a figure of merit of ?239 dBc/Hz, low 1/f
noise and high PFD frequency of 625 MHz in integer mode that can
achieve ultralow in-band noise and integrated jitter. The ADF4382A
can generate frequencies in a fundamental octave range of 11.5
GHz to 21 GHz, thereby eliminating the need for subharmonic
filters. The divide by 2 and divide by 4 output dividers on the
ADF4382A allow frequencies to be generated from 5.75 GHz to
10.5 GHz and 2.875 GHz to 5.25 GHz, respectively.
For multiple data converter clock applications, the ADF4382A automatically
aligns its output to the input reference edge by including
the output divider in the PLL feedback loop. For applications that require
deterministic delay or delay adjustment capability, a programmable
reference to output delay with <1 ps resolution is provided.
The reference to output delay matching across multiple devices and
over temperature allows predictable and precise multichip clock and
system reference (SYSREF) alignment.
The simplicity of the ADF4382A block diagram eases development
time with a simplified serial peripheral interface (SPI) register map,
repeatable multichip clock alignment, and limiting unwanted clock
spurs by allowing off-chip SYSREF generation.
FEATURES
? Fundamental output frequency range: 11.5 GHz to 21 GHz
? Divide by 2 output frequency range: 5.75 GHz to 10.5 GHz
? Divide by 4 output frequency range: 2.875 GHz to 5.25 GHz
? Integrated RMS jitter at 20 GHz = 20 fs (integration bandwidth:
100 Hz to 100 MHz)
? Integrated RMS jitter at 20 GHz = 31 fs (ADC SNR method)
? VCO autocalibration time < 100 μs
? Phase noise floor: ?156 dBc/Hz at 20 GHz
? PLL specifications
? ?239 dBc/Hz: normalized in-band phase noise floor
? ?287 dBc/Hz: normalized 1/f phase noise floor
? 625 MHz maximum phase/frequency detector input frequency
? 4.5 GHz reference input frequency
? Typical spurious fPFD: ?90 dBc
? Reference to output delay specifications
? Propagation delay temperature coefficient: 0.06 ps/°C
? Adjustment step size: <1 ps
? Multichip output phase alignment
? 3.3 V and 5 V power supplies
? ADIsimPLLTM loop filter design tool support
? 7 mm × 7 mm, 48-terminal LGA
? ?40°C to +105°C operating temperature
APPLICATIONS
? High performance data converter clocking
? Wireless infrastructure (MC-GSM, 5G, 6G)
? Test and measurement
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ADI |
24+ |
80-Terminal LGA_CAV (18mm x 18 |
3660 |
十年信譽(yù),只做全新原裝正品現(xiàn)貨,以優(yōu)勢(shì)說(shuō)話 !! |
詢價(jià) | ||
ADI |
21+ |
QFN |
12588 |
原裝正品,自己庫(kù)存 假一罰十 |
詢價(jià) | ||
專營(yíng)ADI |
24+ |
QFN |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢價(jià) | ||
ad |
16+ |
原廠封裝 |
10000 |
全新原裝正品,代理優(yōu)勢(shì)渠道供應(yīng),歡迎來(lái)電咨詢 |
詢價(jià) | ||
AD |
24+ |
QFN40 |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
AD |
2023+ |
標(biāo)準(zhǔn)封裝 |
8700 |
原裝現(xiàn)貨 |
詢價(jià) | ||
ADI(亞德諾) |
23+ |
15000 |
專業(yè)幫助客戶找貨 配單,誠(chéng)信可靠! |
詢價(jià) | |||
ADI/亞德諾 |
23+ |
SOP16 |
5000 |
原廠授權(quán)代理,海外優(yōu)勢(shì)訂貨渠道。可提供大量庫(kù)存,詳 |
詢價(jià) | ||
ADI/亞德諾 |
22+ |
66900 |
原封裝 |
詢價(jià) | |||
ADI |
24+ |
LFCSP |
15000 |
ADI一級(jí)代理商專營(yíng)進(jìn)口原裝現(xiàn)貨假一賠十 |
詢價(jià) |