首頁>ADC08D1020>規(guī)格書詳情
ADC08D1020數(shù)據(jù)手冊TI中文資料規(guī)格書
相關(guān)芯片規(guī)格書
更多ADC08D1020規(guī)格書詳情
描述 Description
The ADC08D1020 is a dual, low power, high performance, CMOS analog-to-digital converter that builds upon the ADC08D1000 platform. The ADC08D1020 digitizes signals to 8 bits of resolution at sample rates up to 1.3 GSPS. It has expanded features compared to the ADC08D1000, which include a test pattern output for system debug, a clock phase adjust, and selectable output demultiplexer modes. Consuming a typical 1.6 Watts in non-demultiplex mode at 1 GSPS from a single 1.9 Volt supply, this device is ensured to have no missing codes over the full operating temperature range. The unique folding and interpolating architecture, the fully differential comparator design, the innovative design of the internal sample-and-hold amplifier and the calibration schemes enable a very flat response of all dynamic parameters beyond Nyquist, producing a high 7.4 Effective Number of Bits (ENOB) with a 498 MHz input signal and a 1 GHz sample rate while providing a 10?18 Code Error Rate (C.E.R.) Output formatting is offset binary and the Low Voltage Differential Signaling (LVDS) digital outputs are compatible with IEEE 1596.3-1996, with the exception of an adjustable common mode voltage between 0.8V and 1.2V.Each converter has a selectable output demultiplexer which feeds two LVDS buses. If the 1:2 demultiplexed mode is selected, the output data rate is reduced to half the input sample rate on each bus. When non-demultiplexed mode is selected, that output data rate on channels DI and DQ are at the same rate as the input sample clock. The two converters can be interleaved and used as a single 2 GSPS ADC.The converter typically consumes less than 3.5 mW in the Power Down Mode and is available in a leaded or lead-free 128-lead, thermally enhanced, exposed pad, HLQFP and operates over the Industrial (-40°C ≤ TA ≤ +85°C) temperature range.
特性 Features
? Single +1.9V ±0.1V Operation
? Interleave Mode for 2x Sample Rate
? Multiple ADC Synchronization Capability
? Adjustment of Input Full-Scale Range, Offset, and Clock Phase Adjust
? Choice of SDR or DDR Output Clocking
? 1:1 or 1:2 Selectable Output Demux
? Second DCLK Output
? Duty Cycle Corrected Sample Clock
? Test Pattern
Key Specifications
? Resolution: 8 Bits
? Max Conversion Rate: 1 GSPS (min)
? Code Error Rate: 10?18 (typ)
? ENOB @ 498 MHz Input (Normal Mode): 7.4 Bits (typ)
? DNL: ±0.15 LSB (typ)
? Power Consumption
? Operating in Non-Demux Output: 1.6 W (typ)
? Operating in 1:2 Demux Output: 1.7 W (typ)
? Power Down Mode: 3.5 mW (typ)
技術(shù)參數(shù)
- 制造商編號
:ADC08D1020
- 生產(chǎn)廠家
:TI
- Resolution (Bits)
:8
- Number of input channels
:2
- Interface type
:Parallel LVDS
- Analog input BW (MHz)
:2000
- Features
:Ultra High Speed
- Rating
:Catalog
- Input range (Vp-p)
:0.87
- Power consumption (Typ) (mW)
:1600
- Architecture
:Folding Interpolating
- SNR (dB)
:46.8
- ENOB (Bits)
:7.4
- SFDR (dB)
:58
- Operating temperature range (C)
:-40 to 85
- Input buffer
:Yes
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗原裝進口正品做服務(wù)做口碑有支持 |
詢價 | ||
TI |
1740 |
LQFP-128 |
42 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
TI |
兩年內(nèi) |
NA |
3000 |
實單價格可談 |
詢價 | ||
TI |
24+ |
HLQFP|128 |
930 |
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價 | ||
TI/德州儀器 |
22+ |
UNKNOWN |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價 | ||
NSC |
25+ |
650 |
原廠原裝,價格優(yōu)勢 |
詢價 | |||
TI |
25+23+ |
23235 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | |||
TI |
24+ |
SMD |
1680 |
TI一級代理商專營進口原裝現(xiàn)貨假一賠十 |
詢價 | ||
ADI/亞德諾 |
22+ |
66900 |
原封裝 |
詢價 | |||
NSC |
24+ |
128-eLQFP |
43 |
詢價 |