最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>AD9524>規(guī)格書詳情

AD9524集成電路(IC)的應(yīng)用特定時鐘/定時規(guī)格書PDF中文資料

AD9524
廠商型號

AD9524

參數(shù)屬性

AD9524 封裝/外殼為48-VFQFN 裸露焊盤,CSP;包裝為管件;類別為集成電路(IC)的應(yīng)用特定時鐘/定時;產(chǎn)品描述:IC INTEGER-N CLCK GEN 48LFCSP

功能描述

Jitter Cleaner and Clock Generator with 6 Differential or 13 LVCMOS Outputs
IC INTEGER-N CLCK GEN 48LFCSP

封裝外殼

48-VFQFN 裸露焊盤,CSP

文件大小

863.63 Kbytes

頁面數(shù)量

56

生產(chǎn)廠商

AD

中文名稱

亞德諾

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-9-5 11:29:00

人工找貨

AD9524價格和庫存,歡迎聯(lián)系客服免費人工找貨

AD9524規(guī)格書詳情

AD9524屬于集成電路(IC)的應(yīng)用特定時鐘/定時。由亞德諾半導(dǎo)體技術(shù)有限公司制造生產(chǎn)的AD9524應(yīng)用特定時鐘/定時專用時鐘和計時 IC(集成電路)產(chǎn)品族中的產(chǎn)品主要用于執(zhí)行與時間或頻率信息生成和分配相關(guān)的各種操作,適合的設(shè)計環(huán)境較特定,例如 AMD 和 Intel 的中央處理單元 (CPU) 或圖形處理單元 (GPU)、DVD 音頻設(shè)備、藍光光盤播放器、以太網(wǎng)設(shè)備、PCIe、SATA、光纖通道接口、車載娛樂總線等。

GENERAL DESCRIPTION

The AD9524 provides a low power, multi-output, clock distribution function with low jitter performance, along with an on-chip PLL and VCO. The on-chip VCO tunes from 3.6 GHz to 4.0 GHz. The AD9524 is defined to support the clock requirements for long term evolution (LTE) and multicarrier GSM base station designs. It relies on an external VCXO to provide the reference jitter cleanup to achieve the restrictive low phase noise require ments necessary for acceptable data converter SNR performance.

FEATURES

Output frequency: <1 MHz to 1 GHz

Start-up frequency accuracy: <±100 ppm (determined by VCXO reference accuracy)

Zero delay operation

Input-to-output edge timing: <±150 ps

6 outputs: configurable LVPECL, LVDS, HSTL, and LVCMOS

6 dedicated output dividers with jitter-free adjustable delay

Adjustable delay: 63 resolution steps of ? period of VCO output divider

Output-to-output skew: <±50 ps

Duty-cycle correction for odd divider settings

Automatic synchronization of all outputs on power-up

Absolute output jitter: <200 fs at 122.88 MHz

Integration range: 12 kHz to 20 MHz

Distribution phase noise floor: ?160 dBc/Hz

Digital lock detect

Nonvolatile EEPROM stores configuration settings

SPI- and I2C-compatible serial control port

Dual PLL architecture

PLL1

Low bandwidth for reference input clock cleanup with external VCXO

Phase detector rate of 300 kHz to 75 MHz

Redundant reference inputs

Auto and manual reference switchover modes

Revertive and nonrevertive switching

Loss of reference detection with holdover mode

Low noise LVCMOS output from VCXO used for RF/IF synthesizers

PLL2

Phase detector rate of up to 250 MHz

Integrated low noise VCO

APPLICATIONS

LTE and multicarrier GSM base stations

Wireless and broadband infrastructure

Medical instrumentation

Clocking high speed ADCs, DACs, DDSs, DDCs, DUCs, MxFEs

Low jitter, low phase noise clock distribution

Clock generation and translation for SONET, 10Ge, 10G FC, and other 10 Gbps protocols

Forward error correction (G.710)

High performance wireless transceivers

ATE and high performance instrumentation

產(chǎn)品屬性

更多
  • 產(chǎn)品編號:

    AD9524BCPZ

  • 制造商:

    Analog Devices Inc.

  • 類別:

    集成電路(IC) > 應(yīng)用特定時鐘/定時

  • 包裝:

    管件

  • PLL:

  • 主要用途:

    以太網(wǎng),光纖通道,SONET/SDH

  • 輸入:

    CMOS

  • 輸出:

    HSTL,LVCMOS,LVDS,LVPECL

  • 比率 - 輸入:

    2:6

  • 差分 - 輸入:

    是/是

  • 頻率 - 最大值:

    1GHz

  • 電壓 - 供電:

    1.71V ~ 3.465V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    48-VFQFN 裸露焊盤,CSP

  • 供應(yīng)商器件封裝:

    48-LFCSP-VQ(7x7)

  • 描述:

    IC INTEGER-N CLCK GEN 48LFCSP

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
ADI
QFN
1000
正品原裝--自家現(xiàn)貨-實單可談
詢價
ADI
25+
LFCSP48
3000
原廠原裝,價格優(yōu)勢
詢價
ADI/亞德諾
22+
48LFCSP
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價
ADI/亞德諾
24+
LFCSP-48
9600
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單!
詢價
ADI(亞德諾)/LINEAR
2021+
LFCSP-48
519
詢價
ADI
20+
LFCSP-48
33680
ADI原裝主營-可開原型號增稅票
詢價
ADI/亞德諾
23+
LFCSP-48
3000
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價
AD
三年內(nèi)
1983
只做原裝正品
詢價
ADI(亞德諾)
23+
N/A
10000
正規(guī)渠道,只有原裝!
詢價
AD
23+
500
優(yōu)勢渠道、優(yōu)勢價格
詢價