AD9082中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
AD9082 |
功能描述 | MxFE Quad, 16-Bit, 12 GSPS RF DAC and Dual, 12-Bit, 6 GSPS RF ADC |
文件大小 |
851.58 Kbytes |
頁(yè)面數(shù)量 |
36 頁(yè) |
生產(chǎn)廠商 | AD |
中文名稱(chēng) | 亞德諾 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-8 13:25:00 |
人工找貨 | AD9082價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多AD9082規(guī)格書(shū)詳情
FEATURES
Flexible reconfigurable common platform design
4 DACs and 2 ADCs (4D2A) and 2D2A options
Supports single, dual, and quad band
Datapaths and DSP blocks are fully bypassable
DAC to ADC sample rate ratios of 1, 2, 3, and 4
On-chip PLL with multichip synchronization
External RFCLK input option for off-chip PLL
Maximum DAC sample rate up to 12 GSPS
Maximum data rate up to 12 GSPS using JESD204C
Useable analog bandwidth to 8 GHz
Maximum ADC sample rate up to 6 GSPS
Maximum data rate up to 6 GSPS using JESD204C
Useable analog bandwidth to 8 GHz
ADC ac performance at 6 GSPS, input at 2.7 GHz, ?1 dBFS
Full-scale input voltage: 1.475 V p-p
Noise density: ?147.5 dBFS/Hz
Noise figure: 25.3 dB
HD2: ?72 dBFS
HD3: ?68 dBFS
Worst other (excluding HD2 and HD3): ?78 dBFS
DAC ac performance at 12 GSPS, output at 2.6 GHz
Full-scale output current range: 6.43 mA to 37.75 mA
Two-tone IMD3 (?6 dBFS per tone): ?72 dBc
NSD, single-tone: ?160 dBc/Hz
SFDR, single-tone: 75 dBc
Versatile digital features
Selectable interpolation and decimation filters
Configurable DDC and DUC
8 fine complex DUCs and 4 coarse complex DUCs
8 fine complex DDCs and 4 coarse complex DDCs
48-bit NCO per DUC or DDC
Option to bypass fine and coarse DUC/DDC
Programmable 192-tap PFIR filter for receive equalization
Supports 4 different profile settings loaded via GPIO
Programable delay per data path
Receive AGC support
Fast detect with low latency for fast AGC control
Signal monitor for slow AGC control
Dedicated AGC support pins
Transmit DPD support
Fine DUC channel gain control and delay adjust
Coarse DDC delay adjust for DPD observation path
Auxiliary features
Fast frequency hopping
Direct digital synthesis (DDS)
Low latency loopback modes (receive datapath data can be routed to the transmit datapaths)
ADC clock driver with selectable divide ratios
Power amplifier downstream protection circuitry
On-chip temperature monitoring unit
Flexible GPIO pins
TDD power savings option
SERDES JESD204B/C interface, 16 lanes up to 24.75 Gbps
8 lanes JESD204B/C transmitter (JTx) and 8 lanes JESD204B/C receiver (JRx)
JESD204B compliance with the maximum 15.5 Gbps
JESD204C compliance with the maximum 24.75 Gbps
Supports real or complex digital data (8-, 12-, 16-, or 24-bit)
15 mm × 15 mm, 324-ball BGA with 0.8 mm pitch
APPLICATIONS
Wireless communications infrastructure
Microwave point to point, E-band, and 5G mmWave
Broadband communications systems
DOCSIS 3.1 and 4.0 CMTS
Phased array radar and electronic warfare
Electronic test and measurement systems
產(chǎn)品屬性
- 型號(hào):
AD9082
- 制造商:
Analog Devices
- 功能描述:
- Trays
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ADI |
25+ |
LFCSP |
7760 |
鄭重承諾只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
ADI/亞德諾 |
2511 |
原封裝 |
66900 |
電子元器件采購(gòu)降本 30%!盈慧通原廠直采,砍掉中間差價(jià) |
詢(xún)價(jià) | ||
AD |
24+ |
QFP |
5000 |
全新原裝正品,現(xiàn)貨銷(xiāo)售 |
詢(xún)價(jià) | ||
ADI |
25+ |
N/A |
16360 |
原裝現(xiàn)貨17377264928微信同號(hào) |
詢(xún)價(jià) | ||
ADI(亞德諾) |
24+ |
- |
6400 |
原廠直銷(xiāo),現(xiàn)貨供應(yīng),賬期支持! |
詢(xún)價(jià) | ||
ADI(亞德諾) |
24+ |
BGA324 |
7350 |
原裝進(jìn)口,原廠直銷(xiāo)!當(dāng)天可交貨,支持原型號(hào)開(kāi)票! |
詢(xún)價(jià) | ||
ADI/亞德諾 |
23+ |
AN |
6500 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
AD |
21+ |
QFP |
800 |
原裝現(xiàn)貨假一賠十 |
詢(xún)價(jià) | ||
ADI/亞德諾 |
23+ |
REEL |
3000 |
只做原裝正品,假一賠十 |
詢(xún)價(jià) | ||
ADI/亞德諾 |
23+ |
5000 |
原廠授權(quán)代理,海外優(yōu)勢(shì)訂貨渠道??商峁┐罅繋?kù)存,詳 |
詢(xún)價(jià) |