最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>AD800-45BQ>規(guī)格書詳情

AD800-45BQ中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書

AD800-45BQ
廠商型號(hào)

AD800-45BQ

功能描述

Clock Recovery and Data Retiming Phase-Locked Loop

文件大小

253.41 Kbytes

頁面數(shù)量

12

生產(chǎn)廠商

AD

中文名稱

亞德諾

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-15 17:19:00

人工找貨

AD800-45BQ價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

AD800-45BQ規(guī)格書詳情

PRODUCT DESCRIPTION

The AD800 and AD802 employ a second order phase-locked loop architecture to perform clock recovery and data retiming on Non-Return to Zero, NRZ, data. This architecture is capable of supporting data rates between 20 Mbps and 160 Mbps. The products described here have been defined to work with standard telecommunications bit rates. 45 Mbps DS-3 and 52 Mbps STS-1 are supported by the AD800-45 and AD800-52 respectively. 155 Mbps STS-3 or STM-1 are supported by the AD802-155.

Unlike other PLL-based clock recovery circuits, these devices do not require a preamble or an external VCXO to lock onto input data. The circuit acquires frequency and phase lock using two control loops. The frequency acquisition control loop initially acquires the clock frequency of the input data. The phase-lock loop then acquires the phase of the input data, and ensures that the phase of the output signals track changes in the phase of the input data. The loop damping of the circuit is dependent on the value of a user selected capacitor; this defines jitter peaking performance and impacts acquisition time. The devices exhibit 0.08 dB jitter peaking, and acquire lock on random or scrambled data within 4 × 105 bit periods when using a damping factor of 5.

FEATURES

Standard Products

44.736 Mbps—DS-3

51.84 Mbps—STS-1

155.52 Mbps—STS-3 or STM-1

Accepts NRZ Data, No Preamble Required

Recovered Clock and Retimed Data Outputs

Phase-Locked Loop Type Clock Recovery—No Crystal Required

Random Jitter: 208 Peak-to-Peak

Pattern Jitter: Virtually Eliminated

10KH ECL Compatible

Single Supply Operation: –5.2 V or +5 V

Wide Operating Temperature Range: –408C to +858C

產(chǎn)品屬性

  • 型號(hào):

    AD800-45BQ

  • 制造商:

    AD

  • 制造商全稱:

    Analog Devices

  • 功能描述:

    Clock Recovery and Data Retiming Phase-Locked Loop

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
ADI/亞德諾
25+
QFP
4136
原裝正品,歡迎來電咨詢!
詢價(jià)
AD
24+
QFP
15300
公司常備大量原裝現(xiàn)貨,可開13%增票!
詢價(jià)
ADI/亞德諾
24+
CDIP
12000
原裝正品 有掛就有貨
詢價(jià)
AD
25+23+
DIP
70112
絕對(duì)原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨
詢價(jià)
AD
25+
QFP
2500
強(qiáng)調(diào)現(xiàn)貨,隨時(shí)查詢!
詢價(jià)
ADI/亞德諾
23+
QFP
5000
原廠授權(quán)代理,海外優(yōu)勢(shì)訂貨渠道。可提供大量庫存,詳
詢價(jià)
AD
23+
DIP
7000
絕對(duì)全新原裝!100%保質(zhì)量特價(jià)!請(qǐng)放心訂購!
詢價(jià)
AD
24+
QFP
10
詢價(jià)
AD
23+
原廠原包
19960
只做進(jìn)口原裝 終端工廠免費(fèi)送樣
詢價(jià)
主營(yíng)AD
22+
CDIP
8200
全新原裝現(xiàn)貨!自家?guī)齑?
詢價(jià)