最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>8V19N492-39>規(guī)格書詳情

8V19N492-39中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書

8V19N492-39
廠商型號

8V19N492-39

功能描述

FemtoClock? NG Jitter Attenuator and Clock Synthesizer

文件大小

2.28532 Mbytes

頁面數(shù)量

73

生產(chǎn)廠商

RENESAS

中文名稱

瑞薩

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-24 11:01:00

人工找貨

8V19N492-39價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

8V19N492-39規(guī)格書詳情

描述 Description

The 8V19N492-39 is a fully integrated FemtoClock NG jitter

attenuator and clock synthesizer. The device is designed as a

high-performance clock solution for conditioning and

frequency/phase management of wireless base station radio

equipment boards. The device is optimized to deliver excellent

phase noise performance as required in GSM, WCDMA, LTE, and

LTE-A radio board implementations. The 8V19N492-39 supports

JESD204B subclass 0 and 1 clocks.

A two-stage PLL architecture supports both jitter attenuation and

frequency multiplication. The first stage PLL is the jitter attenuator

and uses an external VCXO for best possible phase noise

characteristics. The second stage PLL locks on the VCXO-PLL

output signal and synthesizes the target frequency.

The 8V19N492-39 supports the clock generation of

high-frequency clocks from the selected VCO and low-frequency

synchronization signals (SYSREF). SYSREF signals are internally

synchronized to the clock signals. Delay functions exist for

achieving alignment and controlled phase delay between system

reference and clock signals and to align/delay individual output

signals. The two redundant inputs are monitored for activity. Four

selectable clock switching modes are provided to handle clock

input failure scenarios. Auto-lock, individually programmable

output frequency dividers and phase adjustment capabilities are

added for flexibility.

The device is configured through a 3/4-wire SPI interface and

reports lock and signal loss status in internal registers and via a

lock detect (LOCK) output. Internal status bit changes can also be

reported via the nINT output.

The 8V19N492-39 is ideal for driving converter circuits in wireless

infrastructure, radar/imaging, and instrumentation/medical

applications. The device is a member of the high-performance

clock family from Renesas.

Typical Applications

? Wireless infrastructure applications: GSM, WCDMA, LTE,

LTE-A

? Ideal clock driver for jitter-sensitive ADC and DAC circuits

? Low phase noise clock generation

? Ethernet line cards

? Radar and imaging

? Instrumentation and medical

特性 Features

? High-performance clock RF-PLL with support for JESD204B

? Optimized for low phase noise: -150.5dBc/Hz (800kHz offset;

245.76MHz clock)

? Integrated phase noise of 46fs RMS typical (12kHz-20MHz).

? Dual-PLL architecture

? First PLL stage with external VCXO for clock jitter attenuation

? Second PLL with internal FemtoClock NG PLL: 3932.16MHz

? Six output channels with a total of 16 outputs, organized in:

— Four JESD204B channels (device clock and SYSREF

output) with two, four, and five outputs

— One clock channel with two outputs

— One VCXO output

? Configurable integer clock frequency dividers

? Supported clock output frequencies include: 3932.16, 1966.08,

983.04, 491.52, 245.76, 122.88, 61.44, and 30.72MHz

? Low-power LVPECL/LVDS outputs support configurable signal

amplitude, DC and AC coupling, and LVPECL, LVDS line

terminations techniques

? Phase delay circuits

— Clock phase delay with 256 steps of 254ps and a range of

0 to 62.02ns

— Individual SYSREF phase delay with 8 steps of 255ps

— Additional individual SYSREF fine phase delay with

25ps steps

— Global SYSREF signal delay with 256 steps of 509ps and a

range of 0 to 129.7ns

? Redundant input clock architecture with two inputs including:

— Input activity monitoring

— Manual and automatic, fault-triggered clock selection

modes

— Priority controlled clock selection

— Digital holdover and hitless switching

— Differential inputs accept LVDS and LVPECL signals

? SYSREF generation modes include internal and external

trigger mode for JESD204B

? Supply voltage: 3.3V

? SPI Interface, 3/4 wire configurable

? SPI and control I/O voltage: 1.8V/3.3V (configurable)

? Package: 10 × 10 mm 88-VFQFPN

? Temperature range: -40°C to +85°C

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
RENESAS(瑞薩)/IDT
2447
VFQFPN-88(10x10)
315000
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
Renesas
25+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價
IDT
23+
QFN
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
Renesas
25+
電聯(lián)咨詢
7800
公司現(xiàn)貨,提供拆樣技術(shù)支持
詢價
RENESAS
24+
con
35960
查現(xiàn)貨到京北通宇商城
詢價
RENESAS
24+
con
35960
查現(xiàn)貨到京北通宇商城
詢價
RENESAS(瑞薩)/IDT
24+
VFQFPN88(10x10)
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價
IDT
24+
NA/
3261
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票
詢價
RENESAS(瑞薩電子)
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價
原裝TC
24+
DO-35
5000
只做原裝公司現(xiàn)貨
詢價