首頁>8V19N491-36>規(guī)格書詳情
8V19N491-36數(shù)據(jù)手冊Renesas中文資料規(guī)格書
相關(guān)芯片規(guī)格書
更多8V19N491-36規(guī)格書詳情
描述 Description
The 8V19N491-36 is a fully integrated FemtoClock? NG jitter attenuator and clock synthesizer. The device is designed as a high-performance clock solution for conditioning and frequency/phase management of wireless base station radio equipment boards. The device is optimized to deliver excellent phase noise performance as required in GSM, WCDMA, LTE, and LTE-A radio board implementations. The device supports JESD204B subclass 0 and 1 clocks. A two-stage PLL architecture supports both jitter attenuation and frequency multiplication. The first stage PLL is the jitter attenuator and uses an external VCXO for best possible phase noise characteristics. The second stage PLL locks on the VCXO-PLL output signal and synthesizes the target frequency.
The 8V19N491-36 supports the clock generation of high-frequency clocks from the selected VCO and low-frequency synchronization signals (SYSREF). SYSREF signals are internally synchronized to the clock signals. Delay functions exist for achieving alignment and controlled phase delay between system reference and clock signals and to align/delay individual output signals. The four redundant inputs are monitored for activity. Four selectable clock switching modes are provided to handle clock input failure scenarios. Auto-lock, individually programmable output frequency dividers, and phase adjustment capabilities are added for flexibility. The device is configured through a 3/4-wire SPI interface and reports lock and signal loss status in internal registers and via a lock detect (LOCK) output. Internal status bit changes can also be reported via the nINT output. The 8V19N491-36 is ideal for driving converter circuits in wireless infrastructure, radar/imaging, and instrumentation/medical applications.
For information regarding evaluation boards and material, please contact your local sales representative.
特性 Features
? High-performance clock RF-PLL with support for JESD204B
? Optimized for low phase noise: -152.5dBc/Hz (800kHz offset; 245.76MHz clock)
? Integrated phase noise of 65fs RMS typical (12kHz–20MHz) at 737.28MHz
? Dual-PLL architecture
? First PLL stage with external VCXO for clock jitter attenuation
? Second PLL with internal FemtoClock NG PLL: 3686.4MHz
? For 3932.16MHz: see 8V19N492-39
? For 2949.12MHz: see 8V19N492 and 8V19N490A
? For 2457.6MHz: see 8V19N490-24 and 8V19N491-24
? For 1966.08MHz: see 8V19N490-19
應(yīng)用 Application
? Satellite Communications
? X-Band Radar
? 數(shù)字示波器中的時鐘需求
技術(shù)參數(shù)
- 制造商編號
:8V19N491-36
- 生產(chǎn)廠家
:Renesas
- Inputs (#)
:4
- Input Freq (MHz)
:30.72 - 2000
- DPLL Channels (#)
:0
- JESD204B/C Compliant
:Yes
- Output Freq Range (MHz)
:18.432 - 3686.4
- Frequency Plan
:3686.4 / Output_Divider
- Output Skew (ps)
:100
- Adjustable Phase
:Yes
- Noise Floor (dBc/Hz)
:-160
- Phase Noise Supports GSM
:Yes
- Output Type
:LVDS
- Synthesis Mode
:Integer
- Input Ref. Divider Resolution (bits)
:12
- Feedback Divider Resolution (bits)
:12
- Output Divider Resolution (bits)
:8
- Supply Voltage (V)
:3.3
- Input Redundancy
:Holdover
- Advanced Features
:Holdover
- Pkg. Type
:CABGA
- Lead Count (#)
:100
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
RENESAS(瑞薩電子) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 | ||
RENESAS(瑞薩)/IDT |
2021+ |
VFQFPN-88(10x10) |
499 |
詢價 | |||
RENESAS(瑞薩)/IDT |
2447 |
VFQFPN-88(10x10) |
315000 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
IDT |
23+ |
QFN |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
RENESAS(瑞薩)/IDT |
24+ |
VFQFPN88(10x10) |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!! |
詢價 | ||
Renesas |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
Renesas |
25+ |
電聯(lián)咨詢 |
7800 |
公司現(xiàn)貨,提供拆樣技術(shù)支持 |
詢價 | ||
原裝TC |
24+ |
DO-35 |
5000 |
只做原裝公司現(xiàn)貨 |
詢價 | ||
IDT |
24+ |
NA/ |
3261 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票 |
詢價 | ||
RENESAS |
24+ |
con |
35960 |
查現(xiàn)貨到京北通宇商城 |
詢價 |