最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>8T49N287A-DDDNLGI8>規(guī)格書詳情

8T49N287A-DDDNLGI8中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書

8T49N287A-DDDNLGI8
廠商型號

8T49N287A-DDDNLGI8

功能描述

FemtoClock? NG Octal Universal Frequency Translator

文件大小

1.30014 Mbytes

頁面數(shù)量

76

生產(chǎn)廠商

RENESAS

中文名稱

瑞薩

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-14 10:46:00

人工找貨

8T49N287A-DDDNLGI8價格和庫存,歡迎聯(lián)系客服免費人工找貨

8T49N287A-DDDNLGI8規(guī)格書詳情

描述 Description

The 8T49N287 has two independent, fractional-feedback PLLs that

can be used as jitter attenuators and frequency translators. It is

equipped with six integer and two fractional output dividers, allowing

the generation of up to 8 different output frequencies, ranging from

8kHz to 1GHz. Four of these frequencies are completely independent

of each other and the inputs. The other four are related frequencies.

The eight outputs may select among LVPECL, LVDS, HCSL, or

LVCMOS output levels.

This makes it ideal to be used in any frequency translation

application, including 1G, 10G, 40G and 100G Synchronous

Ethernet, OTN, and SONET/SDH, including ITU-T G.709 (2009) FEC

rates. The device may also behave as a frequency synthesizer.

The 8T49N287 accepts up to two differential or single-ended input

clocks and a crystal input. Each of the two internal PLLs can lock to

different input clocks which may be of independent frequencies. Each

PLL can use the other input for redundant backup of the primary

clock, but in this case, both input clocks must be related in frequency.

The device supports hitless reference switching between input clocks.

The device monitors all input clocks for Loss of Signal (LOS), and

generates an alarm when an input clock failure is detected. Automatic

and manual hitless reference switching options are supported. LOS

behavior can be set to support gapped or un-gapped clocks.

The 8T49N287 supports holdover for each PLL. The holdover has an

initial accuracy of ±50ppB from the point where the loss of all

applicable input reference(s) has been detected. It maintains a

historical average operating point for each PLL that may be returned

to in holdover at a limited phase slope.

The device places no constraints on input to output frequency conversion, supporting all FEC rates, including the new revision of ITU-T Recommendation G.709 (2009), most with 0ppm conversion error.

Each PLL has a register-selectable loop bandwidth from 1.4Hz to

360Hz.

Each output supports individual phase delay settings to allow

output-output alignment.

The device supports Output Enable inputs and Lock, Holdover and

LOS status outputs.

The device is programmable through an I2C interface. It also supports

I

2C master capability to allow the register configuration to be read

from an external EEPROM.

特性 Features

? Supports SDH/SONET and Synchronous Ethernet clocks

including all FEC rate conversions

? <0.3ps RMS Typical jitter (including spurs), 12kHz to 20MHz

? Operating modes: locked to input signal, holdover and free-run

? Initial holdover accuracy of ±50ppb

? Accepts up to two LVPECL, LVDS, LVHSTL, HCSL, or LVCMOS

input clocks

? Accepts frequencies ranging from 8kHz up to 875MHz

? Auto and manual input clock selection with hitless switching

? Clock input monitoring, including support for gapped clocks

? Phase-Slope Limiting and Fully Hitless Switching options to

control output phase transients

? Operates from a 10MHz to 40MHz fundamental-mode crystal

? Generates 8 LVPECL / LVDS / HCSL or 16 LVCMOS output clocks

? Output frequencies ranging from 8kHz up to 1.0GHz (diff)

? Output frequencies ranging from 8kHz to 250MHz (LVCMOS)

? Four General Purpose I/O pins with optional support for status &

control:

? Four Output Enable control inputs may be mapped to any of the

eight outputs

? Lock, Holdover and Loss-of-Signal status outputs

? Open-drain Interrupt pin

? Nine programmable loop bandwidth settings for each PLL from

1.4Hz to 360Hz

? Optional Fast Lock function

? Programmable output phase delays in steps as small as 16ps

? Register programmable through I2C or via external I2C EEPROM

? Bypass clock paths for system tests

? Power supply modes

VCC / VCCA / VCCO

3.3V / 3.3V / 3.3V

3.3V / 3.3V / 2.5V

3.3V / 3.3V / 1.8V (LVCMOS)

2.5V / 2.5V / 3.3V

2.5V / 2.5V / 2.5V

2.5V / 2.5V / 1.8V (LVCMOS)

? -40°C to 85°C ambient operating temperature

? Package: 56QFN, lead-free (RoHS 6)

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
Renesas
25+
電聯(lián)咨詢
7800
公司現(xiàn)貨,提供拆樣技術(shù)支持
詢價
RENESAS(瑞薩)/IDT
2021+
CABGA-80(10x10)
499
詢價
IDT
1931+
N/A
1186
加我qq或微信,了解更多詳細信息,體驗一站式購物
詢價
IDT
1726+
BGA
6528
只做進口原裝正品現(xiàn)貨,假一賠十!
詢價
IDT
22+
NA
1186
加我QQ或微信咨詢更多詳細信息,
詢價
IDT, Integrated Device Technol
24+
80-CABGA(10x10)
56200
一級代理/放心采購
詢價
RENESAS
25+
20000
原裝現(xiàn)貨,可追溯原廠渠道
詢價
IDT
23+
VFQFN48
3545
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳
詢價
Renesas
25+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價
Renesas
23+
SMD
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價