首頁(yè)>8T33FS6111NLGI8>規(guī)格書詳情
8T33FS6111NLGI8中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
8T33FS6111NLGI8 |
功能描述 | Low Voltage 2.5V/3.3V Differential LVPECL/HSTL Fanout Buffer |
文件大小 |
1.01418 Mbytes |
頁(yè)面數(shù)量 |
29 頁(yè) |
生產(chǎn)廠商 | RENESAS |
中文名稱 | 瑞薩 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-20 11:00:00 |
人工找貨 | 8T33FS6111NLGI8價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
8T33FS6111NLGI8規(guī)格書詳情
General Description
The 8T33FS6111 is a bipolar monolithic differential clock fanout
buffer. Designed for most demanding clock distribution systems, the
8T33FS6111 supports various applications that require distribution
of precisely aligned differential clock signals. Using SiGe:C
technology and a fully differential architecture, the device offers very
low skew outputs and superior digital signal characteristics. Target
applications for this clock driver is high performance clock distribution
in computing, networking and telecommunication systems.
The 8T33FS6111 is designed for low skew clock distribution systems
and supports clock frequencies up to 2.7GHz. The device accepts
two clock sources. The CLKA input can be driven by LVPECL
compatible signals, the CLKB input accepts HSTL or LVPECL
compatible signals. The selected input signal is distributed to 10
identical, LVPECL outputs. If VBB is connected to the CLKA input and
bypassed to GND by a 10nF capacitor, the 8T33FS6111 can be
driven by single-ended LVPECL signals utilizing the VBB bias voltage
output.
In order to meet the tight skew specification of the device, both
outputs of a differential output pair should be terminated, even if only
one output is used. In the case where not all ten outputs are used,
the output pairs on the same package side as the parts being used
on that side should be terminated.
The 8T33FS6111 can be operated from a single 3.3V or 2.5V supply
特性 Features
? 1:10 differential clock distribution
? 28ps typical output skew
? Fully differential architecture from input to all outputs
? SiGe:C technology supports near-zero output skew
? Supports DC to 2.7GHz operation of clock or data signals
? LVPECL compatible differential clock outputs
? LVPECL/HSTL compatible differential clock inputs
? Single 3.3V or 2.5V supply
? Standard 32-Lead VFQFN package
? Standard 32-lead LQFP package
? Standard 32-lead TQFP package with EPAD
? -40°C to 85°C ambient operating temperature
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
23+ |
QFP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
Renesas |
25+ |
電聯(lián)咨詢 |
7800 |
公司現(xiàn)貨,提供拆樣技術(shù)支持 |
詢價(jià) | ||
IDT |
23+ |
QFP |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣! |
詢價(jià) | ||
IDT |
24+ |
52-PTQFP |
57000 |
只做全新原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
IDT |
1931+ |
N/A |
2092 |
加我qq或微信,了解更多詳細(xì)信息,體驗(yàn)一站式購(gòu)物 |
詢價(jià) | ||
IDT |
20+ |
QFP |
2800 |
絕對(duì)全新原裝現(xiàn)貨,歡迎來電查詢 |
詢價(jià) | ||
IDT |
24+ |
BGA |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢價(jià) | ||
IDT |
兩年內(nèi) |
N/A |
1984 |
原裝現(xiàn)貨,實(shí)單價(jià)格可談 |
詢價(jià) | ||
IDT |
22+ |
NA |
2092 |
加我QQ或微信咨詢更多詳細(xì)信息, |
詢價(jià) | ||
IDT |
1922+ |
QFP |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) |