最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>82V3385PF>規(guī)格書詳情

82V3385PF中文資料IDT數據手冊PDF規(guī)格書

82V3385PF
廠商型號

82V3385PF

功能描述

SYNCHRONOUS ETHERNET WAN PLL

文件大小

1.46633 Mbytes

頁面數量

150

生產廠商

IDT Integrated Device Technology, Inc.

網址

網址

數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-7 16:49:00

人工找貨

82V3385PF價格和庫存,歡迎聯系客服免費人工找貨

82V3385PF規(guī)格書詳情

DESCRIPTION

The IDT82V3385 is an integrated, single-chip solution for the Synchronous Equipment Timing Source for Stratum 2, 3E, 3, SMC, 4E and 4 clocks in SONET / SDH equipments, DWDM and Wireless base station, such as GSM, 3G, DSL concentrator, Router and Access Network applications.

The device supports three types of input clock sources: recovered clock from STM-N or OC-n, PDH network synchronization timing and external synchronization reference timing.

Based on ITU-T G.783 and Telcordia GR-253-CORE, the device consists of T0 and T4 paths. The T0 path is a high quality and highly configurable path to provide system clock for node timing synchronization within a SONET / SDH network. The T4 path is simpler and less config urable for equipment synchronization. The T4 path locks independently from the T0 path or locks to the T0 path.

An input clock is automatically or manually selected for T0 and T4 each for DPLL locking. Both the T0 and T4 paths support three primary operating modes: Free-Run, Locked and Holdover. In Free-Run mode, the DPLL refers to the master clock. In Locked mode, the DPLL locks to the selected input clock. In Holdover mode, the DPLL resorts to the frequency data acquired in Locked mode. Whatever the operating mode is, the DPLL gives a stable performance without being affected by operating conditions or silicon process variations.

If the DPLL outputs are processed by T0/T4 APLL, the outputs of the device will be in a better jitter/wander performance.

The device provides programmable DPLL bandwidths: 0.5 mHz to 560 Hz in 19 steps and damping factors: 1.2 to 20 in 5 steps. Different settings cover all SONET / SDH clock synchronization requirements.

A high stable input is required for the master clock in different applications. The master clock is used as a reference clock for all the internal circuits in the device. It can be calibrated within ±741 ppm.

All the read/write registers are accessed through a microprocessor interface. The device supports five microprocessor interface modes: EPROM, Multiplexed, Intel, Motorola and Serial.

FEATURES

HIGHLIGHTS

? The first single PLL chip:

? Features 0.5 mHz to 560 Hz bandwidth

? Provides node clock for ITU-T G.8261/G.8262 Synchronous Ethernet

? Exceeds GR-253-CORE (OC-12) and ITU-T G.813 (STM-16/Option I) jitter generation requirements

? Provides node clocks for Cellular and WLL base-station (GSM and 3G networks)

? Provides clocks for DSL access concentrators (DSLAM), especially for Japan TCM-ISDN network timing based ADSL equipments

APPLICATIONS

? BITS / SSU

? SMC / SEC (SONET / SDH)

? DWDM cross-connect and transmission equipments

? Synchronous Ethernet equipments

? Central Office Timing Source and Distribution

? Core and access IP switches / routers

? Gigabit and Terabit IP switches / routers

? IP and ATM core switches and access equipments

? Cellular and WLL base-station node clocks

? Broadband and multi-service access equipments

? Any other telecom equipments that need synchronous equipment system timing

產品屬性

  • 型號:

    82V3385PF

  • 制造商:

    IDT

  • 制造商全稱:

    Integrated Device Technology

  • 功能描述:

    SYNCHRONOUS ETHERNET WAN PLL

供應商 型號 品牌 批號 封裝 庫存 備注 價格
IDT
TQFP100PIN
56520
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價
RENESAS(瑞薩電子)
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價
IDT
2021+
8002
十年專營原裝現貨,假一賠十
詢價
Renesas
25+
25000
原廠原包 深圳現貨 主打品牌 假一賠百 可開票!
詢價
Renesas
25+
電聯咨詢
7800
公司現貨,提供拆樣技術支持
詢價
IDT
23+
QFP
5000
原廠授權代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳
詢價
IDT
1726+
QFP
6528
只做進口原裝正品現貨,假一賠十!
詢價
IDT
24+
SMD
85450
一級專營品牌全新原裝熱賣
詢價
IDT
24+
QFP
54000
鄭重承諾只做原裝進口現貨
詢價
IDT
23+
NA
8002
原裝正品代理渠道價格優(yōu)勢
詢價