首頁>82V3280PFG>規(guī)格書詳情
82V3280PFG集成電路(IC)的應(yīng)用特定時(shí)鐘/定時(shí)規(guī)格書PDF中文資料

廠商型號(hào) |
82V3280PFG |
參數(shù)屬性 | 82V3280PFG 封裝/外殼為100-LQFP;包裝為卷帶(TR);類別為集成電路(IC)的應(yīng)用特定時(shí)鐘/定時(shí);產(chǎn)品描述:IC PLL WAN SE STRATUM 2 100-TQFP |
功能描述 | WAN PLL |
封裝外殼 | 100-LQFP |
文件大小 |
1.24182 Mbytes |
頁面數(shù)量 |
173 頁 |
生產(chǎn)廠商 | RENESAS |
中文名稱 | 瑞薩 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-7 22:30:00 |
人工找貨 | 82V3280PFG價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
82V3280PFG規(guī)格書詳情
FEATURES
HIGHLIGHTS
? The first single PLL chip:
? Features 0.5 mHz to 560 Hz bandwidth
? Exceeds GR-253-CORE (OC-12) and ITU-T G.813 (STM-16/
Option I) jitter generation requirements
? Provides node clocks for Cellular and WLL base-station (GSM
and 3G networks)
? Provides clocks for DSL access concentrators (DSLAM), especially
for Japan TCM-ISDN network timing based ADSL equipments
MAIN FEATURES
? Provides an integrated single-chip solution for Synchronous Equipment
Timing Source, including Stratum 2, 3E, 3, SMC, 4E and 4
clocks
? Employs DPLL and APLL to feature excellent jitter performance
and minimize the number of the external components
? Integrates T0 DPLL and T4 DPLL; T4 DPLL locks independently or
locks to T0 DPLL
? Supports Forced or Automatic operating mode switch controlled by
an internal state machine; the primary operating modes are Free-
Run, Locked and Holdover
? Supports programmable DPLL bandwidth (0.5 mHz to 560 Hz in 19
steps) and damping factor (1.2 to 20 in 5 steps)
? Supports 1.1X10-5 ppm absolute holdover accuracy and 4.4X10-8
ppm instantaneous holdover accuracy
? Supports PBO to minimize phase transients on T0 DPLL output to
be no more than 0.61 ns
? Supports phase absorption when phase-time changes on T0
selected input clock are greater than a programmable limit over an
interval of less than 0.1 seconds
? Supports programmable input-to-output phase offset adjustment
? Limits the phase and frequency offset of the outputs
? Supports manual and automatic selected input clock switch
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
82V3280PFG
- 制造商:
Renesas Electronics America Inc
- 類別:
集成電路(IC) > 應(yīng)用特定時(shí)鐘/定時(shí)
- 包裝:
卷帶(TR)
- PLL:
是
- 主要用途:
以太網(wǎng),SONET/SDH,Stratum
- 輸入:
CMOS,LVDS,PECL
- 輸出:
CMOS,LVDS,PECL
- 比率 - 輸入:
14:9
- 差分 - 輸入:
是/是
- 頻率 - 最大值:
622.08MHz
- 電壓 - 供電:
3V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
100-LQFP
- 供應(yīng)商器件封裝:
100-TQFP(14x14)
- 描述:
IC PLL WAN SE STRATUM 2 100-TQFP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
24+ |
QFP |
80000 |
只做自己庫存 全新原裝進(jìn)口正品假一賠百 可開13%增 |
詢價(jià) | ||
IDT |
25+ |
LQFP100 |
65248 |
百分百原裝現(xiàn)貨 實(shí)單必成 |
詢價(jià) | ||
IDT |
0948+ |
QFP |
6 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
IDT |
23+ |
QFP |
98900 |
原廠原裝正品現(xiàn)貨!! |
詢價(jià) | ||
IDT |
22+ |
NA |
10000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
RENESAS/瑞薩 |
2450+ |
TQFP100 |
8850 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!! |
詢價(jià) | ||
RENESAS(瑞薩電子) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購(gòu)芯無憂 |
詢價(jià) | ||
IDT |
2021+ |
LQFP100 |
5333 |
十年專營(yíng)原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
Renesas |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
IDT |
2023+ |
TQFP100 |
8635 |
一級(jí)代理優(yōu)勢(shì)現(xiàn)貨,全新正品直營(yíng)店 |
詢價(jià) |