首頁>74LVT16501ADGG>規(guī)格書詳情
74LVT16501ADGG中文資料安世數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
74LVT16501ADGG |
功能描述 | 3.3 V LVT 18-bit universal bus transceiver; 3-state |
文件大小 |
229.2 Kbytes |
頁面數(shù)量 |
20 頁 |
生產(chǎn)廠商 | NEXPERIA Nexperia B.V. All rights reserved |
中文名稱 | 安世 安世半導(dǎo)體(中國)有限公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-20 12:10:00 |
人工找貨 | 74LVT16501ADGG價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
74LVT16501ADGG規(guī)格書詳情
1. General description
The 74LVT16501A is a high-performance BiCMOS product designed for VCC operation at
3.3 V. This device is an 18-bit universal transceiver featuring non-inverting 3-state bus
compatible outputs in both send and receive directions.
Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable
(LEAB and LEBA), and clock (CPAB and CPBA) inputs.
For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH.
When LEAB is LOW, the A-bus data is latched if CPAB is held at a HIGH or LOW level.
If LEAB is LOW, the A-bus data is stored in the latch/flip-flop on the LOW-to-HIGH
transition of CPAB. When OEAB is HIGH, the outputs are active. When OEAB is LOW, the
outputs are in the high-impedance state.
Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA and CPBA. The
output enables are complimentary (OEAB is active HIGH and OEBA is active LOW).
Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic
level.
2. Features
n 18-bit bidirectional bus interface
n 3-state buffers
n Output capability: +64 mA to -32 mA
n TTL input and output switching levels
n Input and output interface capability to systems at 5 V supply
n Bus hold data inputs eliminate need for external pull-up resistors to hold unused inputs
n Live insertion and extraction permitted
n Power-up reset
n Power-up 3-state
n No bus current loading when output is tied to 5 V bus
n Positive-edge triggered clock inputs
n Latch-up protection:
u JESD78: exceeds 500 mA
n ESD protection:
u MIL STD 883, method 3015: exceeds 2000 V
u Machine model: exceeds 200 V
產(chǎn)品屬性
- 型號(hào):
74LVT16501ADGG
- 功能描述:
總線收發(fā)器 3.3V 18-BIT UNIVRSAL
- RoHS:
否
- 制造商:
Fairchild Semiconductor
- 邏輯類型:
CMOS
- 邏輯系列:
74VCX
- 每芯片的通道數(shù)量:
16
- 輸入電平:
CMOS
- 輸出電平:
CMOS
- 輸出類型:
3-State
- 高電平輸出電流:
- 24 mA
- 低電平輸出電流:
24 mA
- 傳播延遲時(shí)間:
6.2 ns
- 電源電壓-最大:
2.7 V, 3.6 V
- 電源電壓-最?。?/span>
1.65 V, 2.3 V
- 最大工作溫度:
+ 85 C
- 封裝/箱體:
TSSOP-48
- 封裝:
Reel
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHI |
00+/01+ |
TSOP56 |
584 |
全新原裝100真實(shí)現(xiàn)貨供應(yīng) |
詢價(jià) | ||
恩XP |
1815+ |
TSSOP56 |
6528 |
只做原裝正品現(xiàn)貨!或訂貨,假一賠十! |
詢價(jià) | ||
PHI |
24+ |
TSOP56 |
2987 |
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電! |
詢價(jià) | ||
PHI |
23+ |
TSSOP |
12300 |
詢價(jià) | |||
恩XP |
25+ |
TSSOP56 |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價(jià) | ||
PHI |
TSSOP56 |
68500 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長期供貨 |
詢價(jià) | |||
PHI |
25+ |
TSOP56 |
530 |
⊙⊙新加坡大量現(xiàn)貨庫存,深圳常備現(xiàn)貨!歡迎查詢!⊙ |
詢價(jià) | ||
恩XP |
2447 |
TSOP-56 |
100500 |
一級(jí)代理專營品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長期排單到貨 |
詢價(jià) | ||
恩XP |
23+ |
TSOP-56 |
8000 |
只做原裝現(xiàn)貨 |
詢價(jià) | ||
恩XP |
1922+ |
TSSOP56 |
12600 |
詢價(jià) |