最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>74LVC373AD>規(guī)格書(shū)詳情

74LVC373AD集成電路(IC)的鎖存器規(guī)格書(shū)PDF中文資料

74LVC373AD
廠商型號(hào)

74LVC373AD

參數(shù)屬性

74LVC373AD 封裝/外殼為20-SOIC(0.295",7.50mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類(lèi)別為集成電路(IC)的鎖存器;產(chǎn)品描述:IC OCTAL D TRANSP LATCH 20SOIC

功能描述

Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

封裝外殼

20-SOIC(0.295",7.50mm 寬)

文件大小

274.4 Kbytes

頁(yè)面數(shù)量

15 頁(yè)

生產(chǎn)廠商

NEXPERIA Nexperia B.V. All rights reserved

中文名稱

安世 安世半導(dǎo)體(中國(guó))有限公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-22 18:25:00

人工找貨

74LVC373AD價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

74LVC373AD規(guī)格書(shū)詳情

1. General description

The 74LVC373A is an octal D-type transparent latch with 3-state outputs. The device features latch

enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches.

In this condition the latches are transparent, a latch output will change each time its corresponding

D-input changes. When LE is LOW the latches store the information that was present at the inputs

a set-up time preceding the HIGH-to-LOW transition of LE. A HIGH on OE causes the outputs to

assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the

latches. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these

devices as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry

disables the output, preventing the potentially damaging backflow current through the device when

it is powered down.

2. Features and benefits

? Overvoltage tolerant inputs to 5.5 V

? Wide supply voltage range from 1.2 V to 3.6 V

? CMOS low power consumption

? Direct interface with TTL levels

? High-impedance outputs when VCC = 0 V

? IOFF circuitry provides partial Power-down mode operation

? Complies with JEDEC standard:

? JESD8-7A (1.65 V to 1.95 V)

? JESD8-5A (2.3 V to 2.7 V)

? JESD8-C/JESD36 (2.7 V to 3.6 V)

? ESD protection:

? HBM JESD22-A114F exceeds 2000 V

? MM JESD22-A115-B exceeds 200 V

? CDM JESD22-C101E exceeds 1000 V

? Specified from -40 °C to +85 °C and -40 °C to +125 °C

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    74LVC373AD,118

  • 制造商:

    Nexperia USA Inc.

  • 類(lèi)別:

    集成電路(IC) > 鎖存器

  • 系列:

    74LVC

  • 包裝:

    卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶

  • 邏輯類(lèi)型:

    D 型透明鎖存器

  • 電路:

    8:8

  • 輸出類(lèi)型:

    三態(tài)

  • 電壓 - 供電:

    2.7V ~ 3.6V

  • 延遲時(shí)間 - 傳播:

    1.5ns

  • 電流 - 輸出高、低:

    24mA,24mA

  • 工作溫度:

    -40°C ~ 125°C

  • 安裝類(lèi)型:

    表面貼裝型

  • 封裝/外殼:

    20-SOIC(0.295",7.50mm 寬)

  • 供應(yīng)商器件封裝:

    20-SO

  • 描述:

    IC OCTAL D TRANSP LATCH 20SOIC

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
PHI
三年內(nèi)
1983
只做原裝正品
詢價(jià)
恩XP
21+
SOP
1346
只做原裝正品,不止網(wǎng)上數(shù)量,歡迎電話微信查詢!
詢價(jià)
恩XP
23+
TSSOP-16
8080
正規(guī)渠道,只有原裝!
詢價(jià)
恩XP
23+
9865
原裝正品,假一賠十
詢價(jià)
恩XP
10+
SOP-20
23657
原裝進(jìn)口無(wú)鉛現(xiàn)貨
詢價(jià)
Nexperia
24+
SO-207.2
25000
一級(jí)代理進(jìn)口原裝現(xiàn)貨假一賠十
詢價(jià)
恩XP
23+
SOP
6000
專業(yè)配單保證原裝正品假一罰十
詢價(jià)
NEXPERIA/安世
23+
NA
5000
只有原裝,歡迎來(lái)電咨詢!
詢價(jià)
恩XP
22+
SSOP20
30000
十七年VIP會(huì)員,誠(chéng)信經(jīng)營(yíng),一手貨源,原裝正品可零售!
詢價(jià)
ON Semiconductor(安森美)
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂
詢價(jià)