最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>74LVC161>規(guī)格書詳情

74LVC161集成電路(IC)的專用邏輯器件規(guī)格書PDF中文資料

74LVC161
廠商型號

74LVC161

參數(shù)屬性

74LVC161 封裝/外殼為48-BSSOP(0.295",7.50mm 寬);包裝為管件;類別為集成電路(IC)的專用邏輯器件;產(chǎn)品描述:IC 19BIT BUS INTERFACE 48-SSOP

功能描述

Presettable synchronous 4-bit binary counter; asynchronous reset

封裝外殼

48-BSSOP(0.295",7.50mm 寬)

文件大小

298.21 Kbytes

頁面數(shù)量

19

生產(chǎn)廠商

NEXPERIA Nexperia B.V. All rights reserved

中文名稱

安世 安世半導體(中國)有限公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-14 8:41:00

人工找貨

74LVC161價格和庫存,歡迎聯(lián)系客服免費人工找貨

74LVC161規(guī)格書詳情

1. General description

The 74LVC161 is a synchronous presettable binary counter with an internal look-head carry.

Synchronous operation is provided by having all flip-flops clocked simultaneously on the

positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset HIGH

or LOW. A LOW at the parallel enable input (PE) disables the counting action and causes the

data at the data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of the

clock. Preset takes place regardless of the levels at count enable inputs (CEP and CET). A LOW

at the master reset input (MR) sets Q0 to Q3 LOW regardless of the levels at input pins CP, PE,

CET and CEP (thus providing an asynchronous clear function). The look-ahead carry simplifies

serial cascading of the counters. Both CEP and CET must be HIGH to count. The CET input is fed

forward to enable the terminal count output (TC). The TC output thus enabled will produce a HIGH

output pulse of a duration approximately equal to a HIGH output of Q0. This pulse can be used to

enable the next cascaded stage.

Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices

as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

2. Features and benefits

? Overvoltage tolerant inputs to 5.5 V

? Wide supply voltage range from 1.2 V to 3.6 V

? CMOS low power dissipation

? Direct interface with TTL levels

? Asynchronous reset

? Synchronous counting and loading

? Two count enable inputs for n-bit cascading

? Positive edge-triggered clock

? Complies with JEDEC standard:

? JESD8-7A (1.65 V to 1.95 V)

? JESD8-5A (2.3 V to 2.7 V)

? JESD8-C/JESD36 (2.7 V to 3.6 V)

? ESD protection:

? HBM JESD22-A114F exceeds 2000 V

? MM JESD22-A115-B exceeds 200 V

? CDM JESD22-C101E exceeds 1000 V

? Specified from -40 °C to +85 °C and -40 °C to +125 °C

產(chǎn)品屬性

  • 產(chǎn)品編號:

    74LVC161284DLRG4

  • 制造商:

    Texas Instruments

  • 類別:

    集成電路(IC) > 專用邏輯器件

  • 系列:

    74LVC

  • 包裝:

    管件

  • 邏輯類型:

    IEEE STD 1284 轉(zhuǎn)換收發(fā)器

  • 供電電壓:

    3V ~ 3.6V

  • 位數(shù):

    19

  • 工作溫度:

    0°C ~ 70°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    48-BSSOP(0.295",7.50mm 寬)

  • 供應商器件封裝:

    48-SSOP

  • 描述:

    IC 19BIT BUS INTERFACE 48-SSOP

供應商 型號 品牌 批號 封裝 庫存 備注 價格
ph
24+
N/A
6980
原裝現(xiàn)貨,可開13%稅票
詢價
Nexperia(安世)
2021+
TSSOP-16
499
詢價
恩XP
17+
SOP-16
6200
100%原裝正品現(xiàn)貨
詢價
恩XP
2016+
TSSOP-16
3500
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
TexasInstruments
18+
IC19BITBUSINTERFACE48-SS
6580
公司原裝現(xiàn)貨/歡迎來電咨詢!
詢價
NEXPERIA
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國著名電子元器件獨立分銷
詢價
恩XP
25
6000
原裝正品
詢價
PHI
18+
SSOP16
12500
全新原裝正品,本司專業(yè)配單,大單小單都配
詢價
TI
23+
TSSOP48
8650
受權(quán)代理!全新原裝現(xiàn)貨特價熱賣!
詢價
NEXPERIA
22+
SMD
2500
詢價