最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>74LV107D>規(guī)格書詳情

74LV107D中文資料飛利浦數(shù)據(jù)手冊PDF規(guī)格書

74LV107D
廠商型號

74LV107D

功能描述

Dual JK flip-flop with reset; negative-edge trigger

文件大小

121.49 Kbytes

頁面數(shù)量

12

生產(chǎn)廠商 Philips Semiconductors
企業(yè)簡稱

PHI飛利浦

中文名稱

荷蘭皇家飛利浦

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二

更新時間

2025-7-31 22:50:00

人工找貨

74LV107D價格和庫存,歡迎聯(lián)系客服免費人工找貨

74LV107D規(guī)格書詳情

DESCRIPTION

The 74LV107 is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC/HCT107.

The 74LV107 is a dual negative-edge triggered JK-type flip-flop featuring individual J, K, clock (nCP) and reset (nR) inputs; also complementary Q and Q outputs.

The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation.

The reset (nR) is an asynchronous active LOW input. When LOW, it overrides the clock and data inputs, forcing the Q output LOW and the Q output HIGH.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

FEATURES

? Wide operating: 1.0 to 5.5 V

? Optimized for low voltage applications: 1.0 to 3.6 V

? Accepts TTL input levels between VCC = 2.7 V and VCC = 3.6 V

? Typical VOLP (output ground bounce) < 0.8 V at VCC = 3.3 V, Tamb = 25°C

? Typical VOHV (output VOH undershoot) > 2 V at VCC = 3.3 V, Tamb = 25°C

? Output capability: standard

? ICC category: flip-flops

產(chǎn)品屬性

  • 型號:

    74LV107D

  • 功能描述:

    J-K-Type Flip-Flop

供應商 型號 品牌 批號 封裝 庫存 備注 價格
PHI
23+
NA
20000
全新原裝假一賠十
詢價
恩XP
24+
SOP14
80000
只做自己庫存 全新原裝進口正品假一賠百 可開13%增
詢價
TI
2023+
TSSOP16
50000
原裝現(xiàn)貨
詢價
TI/德州儀器
22+
TSSOP14
25000
只做原裝,原裝,假一罰十
詢價
TI
24+/25+
SOP
1000
原裝正品現(xiàn)貨庫存價優(yōu)
詢價
TI
2018+
SOP
26976
代理原裝現(xiàn)貨/特價熱賣!
詢價
PHI
24+
TSSOP14
2987
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電!
詢價
ti
23+
NA
2416
專做原裝正品,假一罰百!
詢價
ph
24+
N/A
6980
原裝現(xiàn)貨,可開13%稅票
詢價
FSC
TSSOP
1000
正品原裝--自家現(xiàn)貨-實單可談
詢價