首頁>74HCT193DB-Q100>規(guī)格書詳情
74HCT193DB-Q100數(shù)據(jù)手冊集成電路(IC)的計(jì)數(shù)器除法器規(guī)格書PDF

廠商型號 |
74HCT193DB-Q100 |
參數(shù)屬性 | 74HCT193DB-Q100 封裝/外殼為16-SSOP(0.209",5.30mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的計(jì)數(shù)器除法器;產(chǎn)品描述:IC COUNTER U/D 4BIT BIN 16SSOP |
功能描述 | Presettable synchronous 4-bit binary up/down counter |
封裝外殼 | 16-SSOP(0.209",5.30mm 寬) |
制造商 | Nexperia Nexperia B.V. All rights reserved |
中文名稱 | 安世 安世半導(dǎo)體(中國)有限公司 |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-8-14 19:02:00 |
人工找貨 | 74HCT193DB-Q100價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
74HCT193DB-Q100規(guī)格書詳情
描述 Description
The 74HC193-Q100; 74HCT193-Q100 is a 4-bit synchronous binary up/down counter. Separate up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed while CPD is held HIGH, the device counts up. If the CPD clock is pulsed while CPU is held HIGH, the device counts down. Only one clock input can be held HIGH at any time to guarantee predictable behavior. The device can be cleared at any time by the asynchronous master reset input (MR). It may also be loaded in parallel by activating the asynchronous parallel load input (PL). The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU causes TCU to go LOW. TCU remains LOW until CPU goes HIGH again, duplicating the count up clock. Likewise, the TCD output goes LOW when the circuit is in the zero state and the CPD goes LOW. The terminal count outputs duplicate the clock waveforms and can be used as the clock input signals to the next higher-order circuit in a multistage counter. Multistage counters are not fully synchronous, since there is a slight delay time difference added for each stage that is added. The counter may be preset by the asynchronous parallel load capability of the circuit. Information on the parallel data inputs (D0 to D3), is loaded into the counter. This information appears on the outputs (Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW. A HIGH level on the master reset (MR) input disables the parallel load gates. It overrides both clock inputs and sets all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that clock is interpreted as a legitimate signal and it is counted. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.
特性 Features
? Automotive product qualification in accordance with AEC-Q100 (Grade 1)
? Specified from -40 °C to +85 °C and from -40 °C to +125 °C
? Input levels:
? For 74HC193-Q100: CMOS level
? For 74HCT193-Q100: TTL level
? Synchronous reversible 4-bit binary counting
? Asynchronous parallel load
? Asynchronous reset
? Expandable without external logic
? Complies with JEDEC standard no. 7A
? ESD protection:
? MIL-STD-883, method 3015 exceeds 2000 V
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)
? Multiple package options
技術(shù)參數(shù)
- 制造商編號
:74HCT193DB-Q100
- 生產(chǎn)廠家
:Nexperia
- Product status
:Production
- V_CC (V)
:4.5 - 5.5
- Output drive capability (mA)
:+/- 4.0
- Logic switching levels
:TTL
- t_pd (ns)
:20
- f_max (MHz)
:43
- Power dissipation considerations
:low
- T_amb (Cel)
:-40~125
- R_th(j-a) (K/W)
:148
- Ψ_th(j-top) (K/W)
:42.0
- Package name
:SSOP16
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHI |
24+/25+ |
25 |
原裝正品現(xiàn)貨庫存價(jià)優(yōu) |
詢價(jià) | |||
PHI |
21+ |
DIP16 |
1638 |
只做原裝正品,不止網(wǎng)上數(shù)量,歡迎電話微信查詢! |
詢價(jià) | ||
Nexperia(安世) |
24+ |
SSOP16208mil |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
PHI |
21+ |
DIP16 |
22 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
Rochester |
25+ |
電聯(lián)咨詢 |
7800 |
公司現(xiàn)貨,提供拆樣技術(shù)支持 |
詢價(jià) | ||
PHI |
23+ |
DIP16 |
18000 |
全新原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
恩XP |
25+ |
SOP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價(jià) | ||
HAR |
24+ |
DIP |
524 |
詢價(jià) | |||
Nexperia USA Inc. |
23+ |
16-SOIC |
3600 |
只做原裝,假一賠十 |
詢價(jià) | ||
RCA |
152 |
公司優(yōu)勢庫存 熱賣中!! |
詢價(jià) |