最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>74HCT173N>規(guī)格書(shū)詳情

74HCT173N中文資料飛利浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

74HCT173N
廠商型號(hào)

74HCT173N

功能描述

Quad D-type flip-flop; positive-edge trigger; 3-state

文件大小

69.04 Kbytes

頁(yè)面數(shù)量

10 頁(yè)

生產(chǎn)廠商 Philips Semiconductors
企業(yè)簡(jiǎn)稱

PHI飛利浦

中文名稱

荷蘭皇家飛利浦

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二

更新時(shí)間

2025-7-31 23:00:00

人工找貨

74HCT173N價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

74HCT173N規(guī)格書(shū)詳情

GENERAL DESCRIPTION

The 74HC/HCT173 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT173 are 4-bit parallel load registers with clock enable control, 3-state buffered outputs (Q0 to Q3) and master reset (MR).

When the two data enable inputs (E1 and E2) are LOW, the data on the Dn inputs is loaded into the register synchronously with the LOW-to-HIGH clock (CP) transition. When one or both En inputs are HIGH one set-up time prior to the LOW-to-HIGH clock transition, the register will retain the previous data. Data inputs and clock enable inputs are fully edge-triggered and must be stable only one set-up time prior to the LOW-to-HIGH clock transition.

The master reset input (MR) is an active HIGH asynchronous input. When MR is HIGH, all four flip-flops are reset (cleared) independently of any other input condition.

The 3-state output buffers are controlled by a 2-input NOR gate. When both output enable inputs (OE1 and OE2) are LOW, the data in the register is presented to the Qn outputs. When one or both OEn inputs are HIGH, the outputs are forced to a high impedance OFF-state. The 3-state output buffers are completely independent of the register operation; the OEn transition does not affect the clock and reset operations.

FEATURES

? Gated input enable for hold (do nothing) mode

? Gated output enable control

? Edge-triggered D-type register

? Asynchronous master reset

? Output capability: bus driver

? ICC category: MSI

產(chǎn)品屬性

  • 型號(hào):

    74HCT173N

  • 功能描述:

    觸發(fā)器 QUAD D-TYPE 3-STATE

  • RoHS:

  • 制造商:

    Texas Instruments

  • 電路數(shù)量:

    2

  • 邏輯系列:

    SN74

  • 邏輯類型:

    D-Type Flip-Flop

  • 極性:

    Inverting, Non-Inverting

  • 輸入類型:

    CMOS

  • 傳播延遲時(shí)間:

    4.4 ns

  • 高電平輸出電流:

    - 16 mA

  • 低電平輸出電流:

    16 mA

  • 電源電壓-最大:

    5.5 V

  • 最大工作溫度:

    + 85 C

  • 安裝風(fēng)格:

    SMD/SMT

  • 封裝/箱體:

    X2SON-8

  • 封裝:

    Reel

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
恩XP
24+
NA/
5000
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
TOS
2016+
SOP
3000
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票!
詢價(jià)
HAR
23+
NA
20000
全新原裝假一賠十
詢價(jià)
PHI
25+
DIP-16
65428
百分百原裝現(xiàn)貨 實(shí)單必成
詢價(jià)
恩XP
24+
NA
990000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
PHI
2023+
8700
原裝現(xiàn)貨
詢價(jià)
恩XP
25+
SOT38
188600
全新原廠原裝正品現(xiàn)貨 歡迎咨詢
詢價(jià)
恩XP
22+
16DIP
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
恩XP
2020+
DIP16
5000
原裝現(xiàn)貨,優(yōu)勢(shì)渠道訂貨假一賠十
詢價(jià)
PHI
24+
DIP
2987
只售原裝自家現(xiàn)貨!誠(chéng)信經(jīng)營(yíng)!歡迎來(lái)電!
詢價(jià)