最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>74HCT163DB>規(guī)格書詳情

74HCT163DB數(shù)據(jù)手冊集成電路(IC)的計數(shù)器除法器規(guī)格書PDF

PDF無圖
廠商型號

74HCT163DB

參數(shù)屬性

74HCT163DB 封裝/外殼為16-SSOP(0.209",5.30mm 寬);包裝為管件;類別為集成電路(IC)的計數(shù)器除法器;產(chǎn)品描述:IC SYNC 4BIT BINARY COUNT 16SSOP

功能描述

74HCT163DB - Presettable synchronous 4-bit binary counter; synchronous reset

封裝外殼

16-SSOP(0.209",5.30mm 寬)

制造商

Nexperia Nexperia B.V. All rights reserved

中文名稱

安世 安世半導(dǎo)體(中國)有限公司

數(shù)據(jù)手冊

下載地址下載地址二

更新時間

2025-8-14 23:00:00

人工找貨

74HCT163DB價格和庫存,歡迎聯(lián)系客服免費人工找貨

74HCT163DB規(guī)格書詳情

描述 Description

Presettable synchronous 4-bit binary counter; synchronous reset - The 74HC163; 74HCT163 is a synchronous presettable binary counter with an internal look-head carry. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset to a HIGH or LOW. A LOW at the parallel enable input (PE) disables the counting action. It causes the data at the data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of the clock. Preset takes place regardless of the levels at count enable inputs (CEP and CET). A LOW at the master reset input (MR) sets Q0 to Q3 LOW after the next positive-going transition on the clock input (CP). This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate. The look-ahead carry simplifies serial cascading of the counters. Both CEP and CET must be HIGH to count. The CET input is fed forward to enable the terminal count output (TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH output of Q0. This pulse can be used to enable the next cascaded stage. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC. The CP to TC propagation delay and CEP to CP set-up time determine the maximum clock frequency for the cascaded counters according to the following formula: fmax= (1) / (tP (max)(CP to TC) + tSU(CEP to CP) )

特性 Features

·Complies with JEDEC standard no. 7A
·Input levels:·For 74HC163: CMOS level
·For 74HCT163: TTL level

應(yīng)用 Application

·Television sets
·Home-sound sets
·Multimedia systems
·All mains fed audio systems
·Car audio (boosters)

技術(shù)參數(shù)

  • 制造商編號

    :74HCT163DB

  • 生產(chǎn)廠家

    :Nexperia

  • Product status

    :Production

  • V_CC (V)

    :4.5 - 5.5

  • Output drive capability (mA)

    :+/- 4.0

  • Logic switching levels

    :TTL

  • t_pd (ns)

    :20

  • Power dissipation considerations

    :low

  • T_amb (Cel)

    :-40~125

  • R_th(j-a) (K/W)

    :148

  • Ψ_th(j-top) (K/W)

    :42.0

  • Package name

    :SSOP16

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
Nexperia(安世)
24+
SSOP16208mil
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!!
詢價
Nexperia(安世)
24+
SSOP16208mil
2886
原裝現(xiàn)貨,免費供樣,技術(shù)支持,原廠對接
詢價
PHIL
24+/25+
25
原裝正品現(xiàn)貨庫存價優(yōu)
詢價
PHI
9605+
DIP-16
265
原裝現(xiàn)貨海量庫存歡迎咨詢
詢價
PHI
25+23+
DIP-16
8337
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價
Nexperia
25+
電聯(lián)咨詢
7800
公司現(xiàn)貨,提供拆樣技術(shù)支持
詢價
PHI
24+
DIP
2987
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電!
詢價
HAR
24+
DIP
615
詢價
PHI
43
全新原裝 貨期兩周
詢價
ph
24+
N/A
6980
原裝現(xiàn)貨,可開13%稅票
詢價