零件型號 | 下載 訂購 | 功能描述 | 制造商 上傳企業(yè) | LOGO |
---|---|---|---|---|
74HC573DB | Octal D-type transparent latch; 3-state GENERALDESCRIPTION The74HC/HCT573arehigh-speedSi-gateCMOSdevicesandarepincompatiblewithlowpowerSchottkyTTL(LSTTL).TheyarespecifiedincompliancewithJEDECstandardno.7A. FEATURES ?Inputsandoutputsonopposite sidesofpackageallowingeasy interfacewithmicrop | PhilipsPhilips Semiconductors 飛利浦荷蘭皇家飛利浦 | Philips | |
74HC573DB | Octal D-type transparent latch; 3-state; ? Input levels:? For 74HC573: CMOS level\n? For 74HCT573: TTL level\n\n? Inputs and outputs on opposite sides of package allowing easy interface with microprocessors\n? Useful as input or output port for microprocessors and microcomputers\n? 3-state non-inverting outputs for bus-oriented applications\n? Common 3-state output enable input\n? Multiple package options\n? Complies with JEDEC standard no. 7 A\n? ESD protection:\n? ? HBM JESD22-A114F exceeds 2000 V\n? MM JESD22-A115-A exceeds 200 V\n\n? Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n; The 74HC573; 74HCT573 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When LE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of LE. A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the latches. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.\n | NexperiaNexperia B.V. All rights reserved 安世安世半導體(中國)有限公司 | Nexperia | |
Octal D-type transparent latch; 3-state; ? Automotive product qualification in accordance with AEC-Q100 (Grade 1)? Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n\n? Input levels:? For 74HC573-Q100: CMOS level\n? For 74HCT573-Q100: TTL level\n\n? Inputs and outputs on opposite sides of package allowing easy interface with microprocessors\n? Useful as input or output port for microprocessors and microcomputers\n? 3-state non-inverting outputs for bus-oriented applications\n? Common 3-state output enable input\n? Multiple package options\n? ESD protection:? MIL-STD-883, method 3015 exceeds 2000 V\n? HBM JESD22-A114F exceeds 2 000 V\n? MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)\n\n? DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of solder joints\n; The 74HC573-Q100; 74HCT573-Q100 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When LE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of LE. A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the latches. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.\n This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.\n | NexperiaNexperia B.V. All rights reserved 安世安世半導體(中國)有限公司 | Nexperia | ||
Package:20-SSOP(0.209",5.30mm 寬);包裝:管件 類別:集成電路(IC) 鎖存器 描述:IC OCTAL D TRANSP LATCH 20-SSOP | Nexperia USA Inc. Nexperia USA Inc. | Nexperia USA Inc. | ||
Package:20-SSOP(0.209",5.30mm 寬);包裝:管件 類別:集成電路(IC) 鎖存器 描述:IC LATCH TRANSP OCT D 3ST 20SSOP | Nexperia USA Inc. Nexperia USA Inc. | Nexperia USA Inc. | ||
Package:20-SSOP(0.209",5.30mm 寬);包裝:管件 類別:集成電路(IC) 鎖存器 描述:IC LATCH TRANSP OCT D 3ST 20SSOP | Nexperia USA Inc. Nexperia USA Inc. | Nexperia USA Inc. |
技術參數(shù)
- Product status:
Production
- V_CC (V):
2.0 - 6.0
- Logic switching levels:
CMOS
- Output drive capability (mA):
+/- 7.8
- t_pd (ns):
14
- No of bits:
8
- Power dissipation considerations:
low
- T_amb (Cel):
-40~125
- R_th(j-a) (K/W):
136
- Ψ_th(j-top) (K/W):
40.0
- Package name:
SSOP20
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
恩XP |
24+ |
標準封裝 |
52048 |
全新原裝正品/價格優(yōu)惠/質(zhì)量保障 |
詢價 | ||
恩XP |
23+ |
N/A |
12000 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
恩XP |
2024 |
SOP |
13500 |
16余年資質(zhì) 絕對原盒原盤代理渠道 更多數(shù)量 |
詢價 | ||
恩XP |
2024+ |
N/A |
70000 |
柒號只做原裝 現(xiàn)貨價秒殺全網(wǎng) |
詢價 | ||
恩XP |
2020+ |
SSOP |
1183 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | ||
ph |
24+ |
N/A |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
恩XP |
16+ |
NA |
8800 |
誠信經(jīng)營 |
詢價 | ||
恩XP |
23+ |
SSOP20 |
20000 |
原裝正品,假一罰十 |
詢價 | ||
24+ |
5000 |
公司存貨 |
詢價 | ||||
恩XP |
1706+ |
SSOP |
7500 |
只做原裝進口,假一罰十 |
詢價 |
相關規(guī)格書
更多- AIP5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
相關庫存
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074