最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>74HC40103D>規(guī)格書詳情

74HC40103D數(shù)據(jù)手冊(cè)集成電路(IC)的計(jì)數(shù)器除法器規(guī)格書PDF

PDF無圖
廠商型號(hào)

74HC40103D

參數(shù)屬性

74HC40103D 封裝/外殼為16-SOIC(0.154",3.90mm 寬);包裝為管件;類別為集成電路(IC)的計(jì)數(shù)器除法器;產(chǎn)品描述:IC 8BIT SYNC BINARY DOWN 16SOIC

功能描述

8-bit synchronous binary down counter

封裝外殼

16-SOIC(0.154",3.90mm 寬)

制造商

Nexperia Nexperia B.V. All rights reserved

中文名稱

安世 安世半導(dǎo)體(中國(guó))有限公司

數(shù)據(jù)手冊(cè)

下載地址下載地址二

更新時(shí)間

2025-9-7 10:31:00

人工找貨

74HC40103D價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

74HC40103D規(guī)格書詳情

描述 Description

The 74HC40103 is an 8-bit synchronous down counter. It has control inputs for enabling or disabling the clock (CP), for clearing the counter to its maximum count and for presetting the counter either synchronously or asynchronously. In normal operation, the counter is decremented by one count on each positive-going transition of the clock (CP). Counting is inhibited when the terminal enable input (TE) is HIGH. The terminal count output (TC) goes LOW when the count reaches zero if TE is LOW, and remains LOW for one full clock period. When the synchronous preset enable input (PE) is LOW, data at the jam input (P0 to P7) is clocked into the counter on the next positive-going clock transition regardless of the state of TE. When the asynchronous preset enable input (PL) is LOW, data at the jam input (P0 to P7) is asynchronously forced into the counter regardless of the state of PE, TE, or CP. The jam inputs (P0 to P7) represent a single 8-bit binary word. When the master reset input (MR) is LOW, the counter is asynchronously cleared to its maximum count (decimal 255) regardless of the state of any other input. If all control inputs except TE are HIGH at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 256 clock pulses long. Device may be cascaded using the TE input and the TC output, in either a synchronous or ripple mode. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.

特性 Features

? Cascadable
? Synchronous or asynchronous preset
? Low-power dissipation
? Complies with JEDEC standard no. 7A
? CMOS input levels
? ESD protection:
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-A exceeds 200 V

? Multiple package options
? Specified from -40 °C to +80 °C and from -40 °C to +125 °C

應(yīng)用 Application

? Divide-by-n counters
? Programmable timers
? Interrupt timers
? Cycle/program counters.

技術(shù)參數(shù)

  • 制造商編號(hào)

    :74HC40103D

  • 生產(chǎn)廠家

    :Nexperia

  • VCC (V)

    :2.0?-?6.0

  • Output drive capability (mA)

    :± 5.2

  • Logic switching levels

    :CMOS

  • tpd (ns)

    :15

  • Power dissipation considerations

    :low

  • Tamb (°C)

    :-40~125

  • Rth(j-a) (K/W)

    :56

  • Ψth(j-top) (K/W)

    :1.0

  • Rth(j-c) (K/W)

    :12

  • Package name

    :SO16

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
恩XP
24+
6000
全新原廠原裝正品現(xiàn)貨,低價(jià)出售,實(shí)單可談
詢價(jià)
恩XP
25+
N/A
6000
原裝,請(qǐng)咨詢
詢價(jià)
恩XP
24+
N/A
9548
原廠可訂貨,技術(shù)支持,直接渠道??珊灡9┖贤?/div>
詢價(jià)
24+
5000
公司存貨
詢價(jià)
Nexperia
2024
SOP
13500
16余年資質(zhì) 絕對(duì)原盒原盤代理渠道 更多數(shù)量
詢價(jià)
恩XP
24+
SOP-16
10000
詢價(jià)
恩XP
23+
N/A
6000
公司只做原裝,可來電咨詢
詢價(jià)
恩XP
24+
N/A
20000
原廠直供原裝正品
詢價(jià)
PHI
24+
SOP
65200
一級(jí)代理/放心采購(gòu)
詢價(jià)
NEXPERIA/安世
20+
SOP16
5000
就找我吧!--邀您體驗(yàn)愉快問購(gòu)元件!
詢價(jià)