首頁>74HC163-Q100>規(guī)格書詳情
74HC163-Q100中文資料安世數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
74HC163-Q100 |
功能描述 | Presettable synchronous 4-bit binary counter; synchronous reset |
文件大小 |
294.01 Kbytes |
頁面數(shù)量 |
19 頁 |
生產(chǎn)廠商 | NEXPERIA Nexperia B.V. All rights reserved |
中文名稱 | 安世 安世半導體(中國)有限公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-24 8:40:00 |
人工找貨 | 74HC163-Q100價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
74HC163-Q100規(guī)格書詳情
General description
The 74HC163-Q100; 74HCT163-Q100 is a synchronous presettable binary counter with an internal look-head carry. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset to a HIGH or LOW. A LOW at the parallel enable input (PE) disables the counting action. It causes the data at the data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of the clock. Preset takes place regardless of the levels at count enable inputs (CEP and CET). A LOW at the master reset input (MR) sets Q0 to Q3 LOW after the next positive-going transition on the clock input (CP). This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate. The look-ahead carry simplifies serial cascading of the counters. Both CEP and CET must be HIGH to count. The CET input is fed forward to enable the terminal count output (TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH output of Q0. This pulse can be used to enable the next cascaded stage. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Features and benefits
? Automotive product qualification in accordance with AEC-Q100 (Grade 1)
? Specified from -40 °C to +85 °C and from -40 °C to +125 °C
? Complies with JEDEC standard no. 7A
? Input levels:
? For 74HC163: CMOS level
? For 74HCT163: TTL level
? Synchronous counting and loading
? 2 count enable inputs for n-bit cascading
? Synchronous reset
? Positive-edge triggered clock
? ESD protection:
? MIL-STD-883, method 3015 exceeds 2000 V
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-A exceeds 200 V (C = 200 pF; R = 0 ?)
? Multiple package options
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
sgs |
24+ |
N/A |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
恩XP |
2016+ |
DIP14 |
2500 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
TI/德州儀器 |
24+ |
SMD-145.2 |
27905 |
大批量供應優(yōu)勢庫存熱賣 |
詢價 | ||
stm |
24+ |
500000 |
行業(yè)低價,代理渠道 |
詢價 | |||
ST |
18+ |
SOP16 |
12500 |
全新原裝正品,本司專業(yè)配單,大單小單都配 |
詢價 | ||
TI |
24+ |
SOP14 |
50000 |
原裝現(xiàn)貨假一罰十 |
詢價 | ||
stm |
23+ |
NA |
16986 |
專做原裝正品,假一罰百! |
詢價 | ||
Nexperia |
24+ |
SO-14 |
100000 |
一級代理進口原裝現(xiàn)貨假一賠十 |
詢價 | ||
TI/TEXAS |
23+ |
DIP |
8931 |
詢價 | |||
FAIRCHILD/仙童 |
23+ |
SOP-16 |
3000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價 |